

MYSON
MTV230M

## 8051 Embedded LCD Monitor Controller with Flash OSD

## FEATURES

- 8051 core, 12 MHz operating frequency with double CPU clock option, 3.3V power supply.
- 1024-byte RAM, 64K-byte program Flash-ROM.
- Maximum 4 channels of 5V open-drain PWM DAC.
- Maximum 32 bi-directional I/O pins.
- SYNC processor for composite separation/insertion, H/V polarity/frequency check and polarity adjustment.
- Built-in low power reset circuit.
- Compliant with VESA DDC2B/2Bi/2B+ standard.
- Dual slave IIC addresses.
- Single master IIC interface for internal device communication.
- Maximum 4-channel 6-bit ADC.
- Watchdog timer with programmable interval.
- OSD controller features:
. Full-screen display consists of 15 (rows) by 30 (columns) characters.
. Programmable OSD menu positioning for display screen center.
. 512 Flash-ROM fonts, with $12 \times 18$ dot matrix, including 480 standard fonts and 32 multi-color fonts.
. Character (per row) and window intensity control.
. Character bordering, shadowing and blinking effect.
. Character height control ( 18 to 71 lines), double height and/or width control.
. 4 programmable windows with multi-level operation and programmable shadowing width/height/color.
- In System Programming function (ISP).
- 42-pin SDIP or 44-pin PLCC/QFP package.


## GENERAL DESCRIPTIONS

The MTV230M micro-controller is an 8051 CPU core embedded device specially tailored to LCD Monitor applications. It includes an 8051 CPU core, 1024-byte SRAM, OSD controller, 4 built-in PWM DACs, VESA DDC interface, 4-channel A/D converter, a 64K-byte internal program Flash-ROM and a 9K-word internal OSD character Flash-ROM.

## BLOCK DIAGRAM



This datasheet contains new product information. Myson Technology reserves the rights to modify the product specification without notice. No liability is assumed as a result of the use of this product. No rights under any patent accompany the sale of the product.


MYSON

## PIN CONNECTION





## PIN CONFIGURATION

A "CMOS pin" can be used as Input or Output mode. To use these pins as output mode, S/W needs to set the corresponding output enable control bit "P $\times \nless \mathrm{e}$ " to 1 . Otherwise, the "P $\not \times \times \mathrm{o}$ " should clear to 0 . In Output mode, these pins can sink and drive at least 4 mA current.

A " 5 V open drain pin" means it can sink at least 4 mA current but no drive current to VDD. It can be used as input or output function and needs an external pull up resistor.

A "8051 standard pin" is a pseudo open drain pin. It can sink at least 4 mA current when output low level, and drive at least 4 mA current for 160 nS when output transit from low to high, then keep drive 100 uA to maintain the pin at a high level. It can be used as input or output function. It needs an external pull up resistor when driving heavy load device.


8051 Standard Pin


5V Open Drain Pin


CMOS Pin (Output Mode) Pxxое = 1


CMOS Pin (Input Mode)
Pxxое $=0$

## PIN DESCRIPTION

| Name | Type | \#44/42 | Description |
| :---: | :---: | :---: | :---: |
| RST | I | 19 | Active high reset |
| VDD | - | 18 | Positive Power Supply |
| VSS | - | 20 | Ground |
| X2 | 0 | 8 | Oscillator output |
| X1 | 1 | 7 | Oscillator input |
| P1.0 | I/O | 25 | General purpose I/O (8051 standard) |
| P1.1 | I/O | 26 | General purpose I/O (8051 standard) |
| P1.2 | I/O | 27 | General purpose I/O (8051 standard) |
| P1.3 | I/O | 28 | General purpose I/O (8051 standard) |
| P1.4 | I/O | 29 | General purpose I/O (8051 standard) |
| P1.5 | I/O | 30 | General purpose I/O (8051 standard) |
| P1.6 | I/O | 31 | General purpose I/O (8051 standard) |
| P1.7 | I/O | 32 | General purpose I/O (8051 standard) |
| P3.0/Rxd/HSCL | I/O | 15 | General purpose I/O / Rxd / Slave IIC clock (5V open drain) |
| P3.1/Txd/HSDA | I/O | 16 | General purpose I/O / Txd / Slave IIC data (5V open drain) |
| P3.2/INT0 | I/O | 17 | General purpose I/O / INT0 (8051 standard) |
| P3.4/T0 | I/O | 21 | General purpose I/O / T0 (8051 standard) |
| P3.5/T1 | I/O | 22 | General purpose I/O / T1 (8051 standard) |
| P4.7/VBLANK | I/O | 5 | General purpose I/O / Vertical blank output (CMOS) |
| P4.6/HBLANK | I/O | 6 | General purpose I/O / Horizontal blank output (CMOS) |
| P4.5/HCLAMP | I/O | 9 | General purpose I/O / Hclamp output (CMOS) |
| P4.4 | I/O | 10 | General purpose I/O (CMOS) |
| P4.3 | I/O | 11 | General purpose I/O (CMOS) |
| P4.2 | I/O | 12 | General purpose I/O (CMOS) |
| P4.1/VSYNC | I/O | 13 | General purpose I/O / Vsync input (5V open drain) |
| P4.0/HSYNC | I/O | 14 | General purpose I/O / Hsync or Xsync input (5V open drain) |
| P5.7/DA3 | I/O | 40/38 | General purpose I/O / PWM DAC output (5V open drain) |
| P5.6/DA2 | I/O | 39/37 | General purpose I/O / PWM DAC output (5V open drain) |
| P5.5/DA1 | I/O | 38/36 | General purpose I/O / PWM DAC output (5V open drain) |
| P5.4/DA0 | I/O | 37/35 | General purpose I/O / PWM DAC output (5V open drain) |
| P5.3/AD3 | I/O | 36/- | General purpose I/O / ADC Input (CMOS) |
| P5.2/AD2 | I/O | 35/- | General purpose I/O / ADC Input (CMOS) |
| P5.1/AD1 | I/O | 34 | General purpose I/O / ADC Input (CMOS) |
| P5.0/AD0 | I/O | 33 | General purpose I/O / ADC Input (CMOS) |
| P6.0/ISCL | I/O | 23 | General purpose output / Master IIC clock (5V open drain) |
| P6.1/ISDA | I/O | 24 | General purpose output / Master IIC data (5V open drain) |
| INT/P6.2 | 0 | 41/39 | OSD intensity output / General purpose output (CMOS) |
| FBKG | 0 | 42/40 | OSD fast blanking output (CMOS) |
| BOUT | 0 | 43/41 | OSD blue color video signal output (CMOS) |
| GOUT | 0 | 44/42 | OSD green color video signal output (CMOS) |
| ROUT | 0 | 1 | OSD red color video signal output (CMOS) |
| XIN | 1 | 2 | OSD pixel clock input (CMOS) |
| OSDHS | 1 | 3 | OSD vertical SYNC input (CMOS) |
| OSDVS | 1 | 4 | OSD horizontal SYNC input (CMOS) |



## FUNCTIONAL DESCRIPTIONS

## 1. 8051 CPU Core

The CPU core of MTV230M is compatible with the industry standard 8051, which includes 256 bytes RAM, Special Function Registers (SFR), two timers, five interrupt sources and serial interface. The CPU core fetches its program code from the 64K bytes Flash in MTV230M. It uses Port0 and Port2 to access the "external special function register" (XFR) and external auxiliary RAM (AUXRAM).
The CPU core can run at double rate when FclkE is set. Once the bit is set, the CPU runs as if a 24 MHz X'tal is applied on MTV230M, but the peripherals (IIC, DDC, H/V processor ) still run at the original frequency.

Note: All registers listed in this document reside in 8051's external RAM area (XFR). For internal RAM memory map, please refer to 8051 spec.

## 2. Memory Allocation

### 2.1 Internal Special Function Registers (SFR)

The SFR is a group of registers that are the same as standard 8051.

### 2.2 Internal RAM

There are total 256 bytes internal RAM in MTV230M, same as standard 8052.

### 2.3 External Special Function Registers (XFR)

The XFR is a group of registers allocated in the 8051 external RAM area F00h - FFFh. These registers are used for OSD control or other special function. Program can use "MOVX" instruction to access these registers.

### 2.4 Auxiliary RAM (AUXRAM)

There are total 768 bytes auxiliary RAM allocated in the 8051 external RAM area 800 h - AFFh. Program can use "MOVX" instruction to access the AUXRAM.



MYSON TECHNOLOGY

## 3. Chip Configuration

The Chip Configuration registers define the chip pins function, as well as the connection, configuration and frequency of the functional block.

| Reg name | addr | bit7 | bit6 | bit5 | Bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PADMOD | F2Bh $(w)$ | HIICE | IIICE | HVE | HclpE |  |  | FclkE | P62E |
| PADMOD | F2Ch $(w)$ | DA3E | DA2E | DA1E | DA0E | AD3E | AD2E | AD1E | AD0E |
| PADMOD | F2Dh $(w)$ | P47oe | P46oe | P45oe | P44oe | P43oe | P42oe | P41oe | P40oe |
| PADMOD | F2Eh $(w)$ | P57oe | P56oe | P55oe | P54oe | P53oe | P52oe | P51oe | P50oe |
| OPTION | F2Fh $(w)$ | PWMF | DIV253 | SIvAbs1 | SIvAbs0 | ENSCL | Msel | MIICF1 | MIICF0 |

PADMOD (w) : Pad mode control registers. (All are "0" in Chip Reset)

$$
\begin{aligned}
& \text { HIICE = } 1 \\
& \rightarrow \text { pin "P3.0/Rxd/HSCL" is HSCL; } \\
& \rightarrow \text { pin "P3.0/Rxd/HSCL" is P3.0/Rxd; } \\
& \text { IIICE }=1 \quad \rightarrow \text { pin "P6.1/ISDA" is ISDA; } \\
& =0 \quad \rightarrow \text { pin "P6.1/ISDA" is P6.1; } \\
& \text { HVE }=1 \quad \rightarrow \text { pin "P4.7/VBLANK" is VBLANK; } \\
& =0 \quad \rightarrow \text { pin "P4.7/VBLANK" is P4.7; } \\
& \text { HclpE }=1 \quad \rightarrow \text { pin "P4.5/HCLAMP" is HCLAMP. } \\
& =0 \quad \rightarrow \text { pin "P4.5/HCLAMP" is P4.5. } \\
& \text { FclkE }=1 \rightarrow \text { CPU is running at double rate. } \\
& =0 \quad \rightarrow \text { CPU is running at normal rate. } \\
& \text { P62E }=1 \rightarrow \text { pin "INT/P6.2" is P6.2. } \\
& =0 \quad \rightarrow \text { pin "INT/P6.2" is INT. } \\
& \text { DA3E }=1 \rightarrow \text { pin "P5.7/DA3" is DA3. } \\
& =0 \quad \rightarrow \text { pin "P5.7/DA3" is P5.7. } \\
& \text { DA2E }=1 \rightarrow \text { pin "P5.6/DA2" is DA2. } \\
& =0 \quad \rightarrow \text { pin "P5.6/DA2" is P5.6. } \\
& D A 1 E=1 \rightarrow \text { pin "P5.5/DA1" is DA1. } \\
& =0 \quad \rightarrow \text { pin "P5.5/DA1" is P5.5. } \\
& \text { DA0E }=1 \rightarrow \text { pin "P5.4/DA0" is DA0. } \\
& =0 \quad \rightarrow \text { pin "P5.4/DA0" is P5.4. } \\
& \text { AD3E }=1 \rightarrow \text { pin "P5.3/AD3" is AD3. } \\
& =0 \quad \rightarrow \text { pin "P5.3/AD3" is P5.3. } \\
& \text { AD2E }=1 \rightarrow \text { pin "P5.2/AD2" is AD2. } \\
& =0 \quad \rightarrow \text { pin "P5.2/AD2" is P5.2. } \\
& A D 1 E=1 \quad \rightarrow \text { pin "P5.1/AD1" is AD1. } \\
& =0 \quad \rightarrow \text { pin "P5.1/AD1" is P5.1. } \\
& \text { AD0E }=1 \quad \rightarrow \text { pin "P5.0/AD0" is AD0. } \\
& =0 \quad \rightarrow \text { pin "P5.0/AD0" is P5.0. } \\
& \mathrm{P} 47 \mathrm{oe}=1 \quad \rightarrow \mathrm{P} 4.7 \text { is output pin. } \\
& =0 \quad \rightarrow \mathrm{P} 4.7 \text { is input pin. } \\
& \mathrm{P} 460 \mathrm{e}=1 \rightarrow \mathrm{P} 4.6 \text { is output pin. } \\
& =0 \rightarrow P 4.6 \text { is input pin. } \\
& \mathrm{P} 450 \mathrm{e}=1 \quad \rightarrow \mathrm{P} 4.5 \text { is output pin. } \\
& =0 \rightarrow \text { P4.5 is input pin. } \\
& \mathrm{P} 440 \mathrm{oe}=1 \rightarrow \mathrm{P} 4.4 \text { is output pin. } \\
& =0 \quad \rightarrow \text { P4.4 is input pin. } \\
& \text { P43oe }=1 \rightarrow \mathrm{P} 4.3 \text { is output pin. } \\
& =0 \quad \rightarrow \mathrm{P} 4.3 \text { is input pin. } \\
& \mathrm{P} 42 \mathrm{oe}=1 \rightarrow \mathrm{P} 4.2 \text { is output pin. }
\end{aligned}
$$

$$
\begin{aligned}
& =0 \quad \rightarrow \mathrm{P} 4.2 \text { is input pin. } \\
& \text { P41oe }=1 \rightarrow \mathrm{P} 4.1 \text { is output pin. } \\
& =0 \quad \rightarrow P 4.1 \text { is input pin. } \\
& \mathrm{P} 40 \mathrm{oe}=1 \rightarrow \mathrm{P} 4.0 \text { is output pin. } \\
& =0 \quad \rightarrow P 4.0 \text { is input pin. } \\
& \text { P57oe }=1 \rightarrow \text { P5.7 is output pin. } \\
& =0 \rightarrow \text { P5.7 is input pin. } \\
& \text { P56oe }=1 \rightarrow \text { P5.6 is output pin } \\
& =0 \quad \rightarrow \text { P5.6 is input pin. } \\
& \text { P55oe }=1 \rightarrow \text { P5.5 is output pin. } \\
& =0 \quad \rightarrow \text { P5.5 is input pin. } \\
& \text { P54oe }=1 \quad \rightarrow \mathrm{P} 5.4 \text { is output pin. } \\
& =0 \rightarrow \text { P5.4 is input pin } \\
& \text { P53oe }=1 \rightarrow \text { P5.3 is output pin. } \\
& =0 \rightarrow \text { P5.3 is input pin. } \\
& \text { P52oe }=1 \rightarrow \text { P5.2 is output pin } \\
& =0 \rightarrow \text { P5.2 is input pin } \\
& \text { P51oe }=1 \quad \rightarrow \text { P5.1 is output pin. } \\
& =0 \rightarrow P 5.1 \text { is input pin. } \\
& \text { P50oe }=1 \rightarrow \text { P5.0 is output pin. } \\
& =0 \rightarrow \text { P5.0 is input pin. } \\
& \text { OPTION (w) : Chip option configuration (All are "0" in Chip Reset). } \\
& \text { PWMF }=1 \quad \rightarrow \text { Selects } 94 \mathrm{KHz} \text { PWM frequency. } \\
& =0 \quad \rightarrow \text { Selects } 47 \mathrm{KHz} \text { PWM frequency. } \\
& \text { DIV253 }=1 \quad \rightarrow \text { PWM pulse width is } 253 \text { step resolution. } \\
& =0 \quad \rightarrow \text { PWM pulse width is } 256 \text { step resolution. } \\
& \text { SlvAbs1,SlvAbs0 : Slave IIC block A's slave address length. } \\
& =1,0 \quad \rightarrow \text {-bits slave address } \\
& =0,1 \quad \rightarrow 6 \text {-bits slave address. } \\
& =0,0 \quad \rightarrow 7 \text {-bits slave address. } \\
& \text { ENSCL }=1 \quad \rightarrow \text { Enables slave IIC block to hold HSCL pin low while MTV230M is not able to } \\
& \text { catch-up the speed of external master. } \\
& \text { Msel }=1 \rightarrow \text { Master IIC block connects to HSCL/HSDA pins. } \\
& =0 \quad \rightarrow \text { Master IIC block connecst to ISCL/ISDA pins. } \\
& \text { MIICF1,MIICF0 }=1,1 \quad \rightarrow \text { Selects } 400 \mathrm{KHz} \text { Master IIC frequency. } \\
& =1,0 \rightarrow \text { Selects } 200 \mathrm{KHz} \text { Master IIC frequency. } \\
& =0,1 \rightarrow \text { Selects } 50 \mathrm{KHz} \text { Master IIC frequency. } \\
& =0,0 \rightarrow \text { Selects } 100 \mathrm{KHz} \text { Master IIC frequency. }
\end{aligned}
$$

## 4. I/O Ports

### 4.1 Port1

Port1 is a group of pseudo open drain pins. It can be use as general purpose I/O. The behavior Port is the same as standard 8051.

### 4.2 P3.0-2, P3.4-5

If these pins are not set as IIC pins, Port3 can be used as general purpose I/O, interrupt, UART and Timer pins. The behavior of Port3 is the same as standard 8051.

### 4.3 Port4, Port5 and Port6

Port4 and Port5 are used as general purpose I/O. S/W needs to set the corresponding P4(n)oe and P5(n)oe
to define whether these pins are input or output. Port6 is purely output.

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PORT4 | F30h(r/w) |  |  |  |  |  |  |  | P40 |
| PORT4 | F31h(r/w) |  |  |  |  |  |  |  | P41 |
| PORT4 | F32h(r/w) |  |  |  |  |  |  |  | P42 |
| PORT4 | F33h(r/w) |  |  |  |  |  |  |  | P43 |
| PORT4 | F34h(r/w) |  |  |  |  |  |  |  | P44 |
| PORT4 | F35h(r/w) |  |  |  |  |  |  |  | P45 |
| PORT4 | F36h(r/w) |  |  |  |  |  |  |  | P46 |
| PORT4 | F37h(r/w) |  |  |  |  |  |  |  | P47 |
| PORT5 | F38h(r/w) |  |  |  |  |  |  |  | P50 |
| PORT5 | F39h(r/w) |  |  |  |  |  |  |  | P51 |
| PORT5 | F3Ah(r/w) |  |  |  |  |  |  |  | P52 |
| PORT5 | F3Bh(r/w) |  |  |  |  |  |  |  | P53 |
| PORT5 | F3Ch(r/w) |  |  |  |  |  |  |  | P54 |
| PORT5 | F3Dh(r/w) |  |  |  |  |  |  |  | P55 |
| PORT5 | F3Eh(r/w) |  |  |  |  |  |  |  | P56 |
| PORT5 | F3Fh(r/w) |  |  |  |  |  |  |  | P57 |
| PORT6 | F28h(w) |  |  |  |  |  |  |  | P60 |
| PORT6 | F29h(w) |  |  |  |  |  |  |  | P61 |
| PORT6 | F2Ah(w) |  |  |  |  |  |  |  | P62 |

PORT4 (r/w) : Port 4 data input/output value.
PORT5 (r/w) : Port 5 data input/output value.
PORT6 (w) : Port 6 data output value.

## 5. PWM DAC

Each PWM DAC output pulse width of the converter is controlled by an 8-bit register in XFR. The frequency of PWM clock is 47 KHz or 94 KHz , selected by PWMF. And the total duty cycle step of these DAC outputs is 253 or 256, selected by DIV253. If DIV253=1, writing FDH/FEH/FFH to DAC register generates stable high output. If DIV253=0, the output will pulse low at least once even if content of the DAC register is FFH. Writing 00 H to DAC register generates stable low output.

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAO | F20h (r/w) | Pulse width of PWM DAC 0 |  |  |  |  |  |  |  |
| DA1 | F21h (r/w) | Pulse width of PWM DAC 1 |  |  |  |  |  |  |  |
| DA2 | F22h (r/w) | Pulse width of PWM DAC 2 |  |  |  |  |  |  |  |
| DA3 | F23h (r/w) | Pulse width of PWM DAC 3 |  |  |  |  |  |  |  |

DA0-3 (r/w) : The output pulse width control for DA0-3.

* All of PWM DAC converters are centered with value 80h after power on.


## 6. H/V SYNC Processing

The H/V SYNC processing block performs the functions of composite signal separation/insertion, SYNC inputs presence check, frequency counting, polarity detection and H/V output polarity control. The present and frequency function block treat any pulse shorter than one OSC period as noise.


H/V SYNC Processor Block Diagram

### 6.1 Composite SYNC Separation/Insertion

The MTV230M continuously monitors the input HSYNC, if the vertical SYNC pulse can be extracted from the input, a CVpre flag is set and users can select the extracted "CVSYNC" for the source of polarity check, frequency count, and VBLANK output. The CVSYNC will have 8us delay compared to the original signal. The MTV230M can also insert pulse to HBLANK output during composite active time of VSYNC. The width of the insert pulse is $1 / 8$ HSYNC period and the insertion frequency can adapt to original HSYNC. The insert pulse of HBLANK can be disabled or enabled by setting "NoHins" control bit.

### 6.2 H/V Frequency Counter

MTV230M can discriminate HSYNC/VSYNC frequency and saves the information in XFRs. The 14 bits Hcounter counts the time of $64 x H S Y N C$ period, then loads the result into the HCNTH/HCNTL latch. The output value will be [(128000000/H-Freq) - 1], updated once per VSYNC/CVSYNC period when VSYNC/CVSYNC is present or continuously updated when VSYNC/CVSYNC is non-present. The 12 bits Vcounter counts the time between two VSYNC pulses, then loads the result into the VCNTH/VCNTL latch. The output value will be (62500/V-Freq), updated every VSYNC/CVSYNC period. An extra overflow bit indicates the condition of H/V counter overflow. The VFchg/HFchg interrupt is set when VCNT/HCNT value changes or overflowes. Table 6.2.1 and table 6.2.2 show the HCNT/VCNT value under the operations of 12 MHz .
6.2.1 H-Freq Table

| H-Freq(KHZ) |  | Output Value (14 bits) |
| :---: | :---: | :---: |
|  | 12MHz OSC (hex / dec) |  |
| $\mathbf{1}$ | 31.5 | 0FDEh $/ 4062$ |
| $\mathbf{2}$ | 37.5 | 0D54h $/ 3412$ |
| $\mathbf{3}$ | 43.3 | 0B8Bh $/ 2955$ |
| $\mathbf{4}$ | 46.9 | 0AA8h $/ 2728$ |
| $\mathbf{5}$ | 53.7 | $094 \mathrm{Fh} / 2383$ |
| $\mathbf{6}$ | 60.0 | $0854 \mathrm{~h} / 2132$ |
| $\mathbf{7}$ | 68.7 | $0746 \mathrm{~h} / 1862$ |
| $\mathbf{8}$ | 75.0 | $06 \mathrm{AAh} / 1706$ |
| $\mathbf{9}$ | 80.0 | 063Fh $/ 1599$ |
| $\mathbf{1 0}$ | 85.9 | $05 \mathrm{D} 1 \mathrm{~h} / 1489$ |
| $\mathbf{1 1}$ | 93.8 | 0554h $/ 1364$ |
| $\mathbf{1 2}$ | 106.3 | 04B3h $/ 1203$ |

6.2.2 V-Freq Table

| V-Freq(Hz) |  | Output value (12bits) |
| :---: | :---: | :---: |
|  | 12MHz OSC (hex/dec) |  |
| $\mathbf{1}$ | 56 | $45 \mathrm{Ch} / 1116$ |
| $\mathbf{2}$ | 60 | $411 \mathrm{~h} / 1041$ |
| $\mathbf{3}$ | 70 | $37 \mathrm{Ch} / 892$ |
| $\mathbf{4}$ | 72 | $364 \mathrm{~h} / 868$ |
| $\mathbf{5}$ | 75 | $341 \mathrm{~h} / 833$ |
| $\mathbf{6}$ | 85 | $2 \mathrm{DFh} / 735$ |

### 6.3 H/V Present Check

The Hpresent function checks the input HSYNC pulse, Hpre flag is set when HSYNC is over 10 KHz or cleared when HSYNC is under 10 Hz . The Vpresent function checks the input VSYNC pulse, the Vpre flag is set when VSYNC is over 40 Hz or cleared when VSYNC is under 10 Hz . The HPRchg interrupt is set when the Hpre value changes. The VPRchg interrupt is set when the Vpre/CVpre value changes. However, the CVpre flag interrupt may be disabled when S/W disables the composite function.

### 6.4 H/V Polarity Detect

The polarity functions detect the input HSYNC/VSYNC high and low pulse duty cycle. If the high pulse duration is longer than that of the low pulse, the negative polarity is asserted; otherwise, positive polarity is asserted. The HPLchg interrupt is set when the Hpol value changes. The VPLchg interrupt is set when the Vpol value changes.

### 6.5 Output HBLANK/VBLANK Control and Polarity Adjust

The HBLANK is the mux output of HSYNC and composite Hpulse. The VBLANK is the mux output of VSYNC and CVSYNC. The mux selection and output polarity are S/W controllable.

### 6.6 VSYNC Interrupt

The MTV230M checks the VSYNC input pulse and generates an interrupt at its leading edge. The VSYNC flag is set each time when MTV230M detects a VSYNC pulse. The flag is cleared by S/W writing a " 0 ".

### 6.7 H/V SYNC Processor Register

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HVSTUS | F40h $(\mathrm{r})$ | CVpre |  | Hpol | Vpol | Hpre | Vpre | Hoff | Voff |
| HCNTH | F41h $(\mathrm{r})$ | Hovf |  | HF13 | HF12 | HF11 | HF10 | HF9 | HF8 |
| HCNTL | F42h $(\mathrm{r})$ | HF7 | HF6 | HF5 | HF4 | HF3 | HF2 | HF1 | HF0 |
| VCNTH | F43h $(\mathrm{r})$ | Vovf |  |  |  | VF11 | VF10 | VF9 | VF8 |
| VCNTL | F44h $(r)$ | VF7 | VF6 | VF5 | VF4 | VF3 | VF2 | VF1 | VF0 |
| HVCTR0 | F40h $(w)$ | C1 | C0 | NoHins |  |  |  | HBpl | VBpl |
| HVCTR3 | F43h $(w)$ |  | CLPEG | CLPPO | CLPW2 | CLPW1 | CLPW0 |  |  |
| INTFLG | F48h $(\mathrm{r} / \mathrm{w})$ | HPRchg | VPRchg | HPLchg | VPLchg | HFchg | VFchg |  | Vsync |
| INTEN | F49h $(w)$ | EHPR | EVPR | EHPL | EVPL | EHF | EVF |  | EVsync |

HVSTUS (r): The status of polarity, present and static level for HSYNC and VSYNC.
CVpre $=1 \quad \rightarrow$ The extracted CVSYNC is present.
$=0 \quad \rightarrow$ The extracted CVSYNC is not present.
Hpol $=1 \rightarrow$ HSYNC input is positive polarity.
$=0 \quad \rightarrow$ HSYNC input is negative polarity.
Vpol $=1 \rightarrow$ VSYNC (CVSYNC) is positive polarity.
$=0 \quad \rightarrow$ VSYNC (CVSYNC) is negative polarity.
Hpre $=1 \rightarrow$ HSYNC input is present.
$=0 \quad \rightarrow$ HSYNC input is not present.
Vpre $=1 \rightarrow$ VSYNC input is present.
$=0 \quad \rightarrow$ VSYNC input is not present.
Hoff* $=1 \quad \rightarrow$ The off level HSYNC input is high.
$=0 \quad \rightarrow$ The off level HSYNC input is low.
Voff* $=1 \quad \rightarrow$ The off level VSYNC input is high.
$=0 \quad \rightarrow$ The off level VSYNC input is low.
*Hoff and $V_{\text {off }}$ are valid when $H$ pre= 0 or Vpre= 0 .
HCNTH (r): High bits of H-Freq counter.
Hovf $=1 \rightarrow$ H-Freq counter is overflowed, this bit is cleared by H/W when condition removed. HF13-HF8: 6 high bits of H-Freq counter.

HCNTL (r): Low byte of H-Freq counter.
VCNTH (r): High bits V-Freq of counter.
Vovf $=1 \rightarrow$ V-Freq counter is overflowed, this bit is cleared by H/W when condition removed.
VF11-8: 4 high bits of V-Freq counter.
VCNTL (r) : Low byteV-Freq counter.
HVCTRO (w) : H/V SYNC processor control register 0.
C1, C0 $=1,1 \rightarrow$ Selects CVSYNC as the polarity, freq and VBLANK source.
$=1,0 \rightarrow$ Selects VSYNC as the polarity, freq and VBLANK source.
$=0,0 \rightarrow$ Disables composite function.
$=0,1 \rightarrow \mathrm{H} / \mathrm{W}$ auto switches to CVSYNC when CVpre=1 and VSpre=0.
NoHins $=1 \quad \rightarrow$ HBLANK has no insert pulse in composite mode.
$=0 \quad \rightarrow$ HBLANK has insert pulse in composite mode.
$\mathrm{HBpl}=1 \quad \rightarrow$ Negative polarity HBLANK output.
$=0 \quad \rightarrow$ Positive polarity HBLANK output.
$\mathrm{VBpI}=1 \quad \rightarrow$ Negative polarity VBLANK output.

$=0 \quad \rightarrow$ Positive polarity VBLANK output.
HVCTR3 (w) : HSYNC clamp pulse control register.
CLPEG $=1 \quad \rightarrow$ Clamp pulse follows HSYNC leading edge.
$=0 \quad \rightarrow$ Clamp pulse follows HSYNC trailing edge.
CLPPO $=1 \rightarrow$ Positive polarity clamp pulse output.
$=0 \quad \rightarrow$ Negative polarity clamp pulse output.
CLPW2 : CLPW0 : Pulse width of clamp pulse is
[(CLPW2:CLPW0) +1$] \times 0.167 \mu$ s for 12 MHz X'tal selection.
INTFLG (w): Interrupt flag. An interrupt event will set its individual flag, and, if the corresponding interrupt enable bit is set, INT1 source of the 8051 core will be driven by a zero level. Software MUST clear this register while serve the interrupt routine.
HPRchg $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears HSYNC presence change flag.
VPRchg $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears VSYNC presence change flag.
HPLchg $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears HSYNC polarity change flag.
VPLchg $=1 \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears VSYNC polarity change flag.
HFchg $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears HSYNC frequency change flag.
VFchg $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears VSYNC frequency change flag.
Vsync $=1 \quad \rightarrow$ No action.
$=0 \rightarrow$ Clears VSYNC interrupt flag.
INTFLG (r): Interrupt flag.
HPRchg $=1 \quad \rightarrow$ Indicates a HSYNC presence change.
VPRchg= $1 \quad \rightarrow$ Indicates a VSYNC presence change.
HPLchg $=1 \quad \rightarrow$ Indicates a HSYNC polarity change.
VPLchg $=1 \quad \rightarrow$ Indicates a VSYNC polarity change.
HFchg $=1 \quad \rightarrow$ Indicates a HSYNC frequency change or counter overflow.
VFchg $=1 \quad \rightarrow$ Indicates a VSYNC frequency change or counter overflow.
Vsync $=1 \quad \rightarrow$ Indicates a VSYNC interrupt.
INTEN (w) : Interrupt enable.
EHPR $=1 \rightarrow$ Enables HSYNC presence change interrupt.
EVPR $=1 \quad \rightarrow$ Enables VSYNC presence change interrupt.
EHPL $=1 \rightarrow$ Enables HSYNC polarity change interrupt.
EVPL $=1 \rightarrow$ Enables VSYNC polarity change interrupt.
EHF $=1 \rightarrow$ Enables HSYNC frequency change / counter overflow interrupt.
EVF $=1 \rightarrow$ Enables VSYNC frequency change / counter overflow interrupt.
EVsync $=1 \quad \rightarrow$ Enables VSYNC interrupt.

## 7. DDC \& IIC Interface

### 7.1 DDC2B Mode

To perform DDC2 function, S/W can configure the Slave A IIC block to act as EEPROM behavior. The slave address of the Slave A block can be chosen by S/W as 5-bits, 6-bits or 7-bits. For example, if S/W chooses 5-bits slave address as 10100b, the slave IIC block A will respond to slave address 10100 xxb and save the 2

LSB "xx" in XFR. This feature enables MTV230M to meet PC99 requirement.

### 7.2 Slave Mode IIC Function Block

The slave mode IIC block is connected to HSDA and HSCL pins. This block can receive/transmit data using IIC protocol. There are 2 slave addresses MTV230M can respond to. S/W may write the SLVAADR/SLVBADR register to determine the slave addresses. The SlaveA address can be configured to 5-bits, 6-bits or 7-bits by S/W setting the SlvAbs1 and SIvAbs0 control bits. In receive mode, the block first detects IIC slave address matching the condition then issues a SlvAMI/SIvBMI interrupt. If the matched address is slave A, MTV230M will save the 2 LSB bits of the matched address to SIvAlsb1 and SIvAlsb0 register. The data from HSDA is shifted into shift register then written to RCABUF/RCBBUF register when a data byte is received. The first byte loaded is word address (slave address is dropped). This block also generates a RCAI/RCBI (receives buffer full interrupt) every time the RCABUF/RCBBUF is loaded. If S/W is not able to read out the RCABUF/RCBBUF in time, the next byte in shift register will not be written to RCABUF/RCBBUF and the slave block returns NACK to the master. This feature guarantees the data integrity of communication. The WadrA/WadrB flag can tell S/W that if the data in RCABUF/RCBBUF is a word address.
In transmit mode, the block first detects IIC slave address match condition then issues a SlvAMI/SIvBMI interrupt. In the mean time, the SlvAlsb1/SIvAlsb0 is also updated if the matched address is slave A, and the data pre-stored in the TXABUF/TXBBUF is loaded into shift register, result in TXABUF/TXBBUF empty and generates a TXAI/TXBI (transmit buffer empty interrupt). S/W should write the TXABUF/TXBBUF a new byte for next transfer before shift register empties. A failure of this process will cause data corrupt. The TXAI/TXBI occurs every time when shift register reads out the data from TXABUF/TXBBUF.
The SIvAMI/SIvBMI is cleared by writing "0" to corresponding bit in INTFLG register. The RCAI/RCBI is cleared by reading RCABUF/RCBBUF. The TXAI/TXBI is cleared by writing TXABUF/TXBBUF. If the control bit ENSCL is set, the block will hold HSCL low until the RCAI/RCBI/TXAI/TXBI is cleared.
*Please see the attachments about "Slave IIC Block Timing".

### 7.3 Master Mode IIC Function Block

The master mode IIC block can be connected to the ISDA /ISCL pins or the HSDA/HSCL pins, selected by Msel control bit. Its speed can be selected to $50 \mathrm{KHz}-400 \mathrm{KHz}$ by S/W setting the MIICF1/MIICF0 control bit. The software program can access the external IIC device through this interface. A summary of master IIC access is illustrated as follows.

### 7.3.1. To write IIC Device

1. Write MBUF the Slave Address.
2. Set $S$ bit to Start.
3. After the MTV230M transmit this byte, a Mbufl interrupt will be triggered.
4. Program can write MBUF to transfer next byte or set P bit to stop.

* Please see the attachments about "Master IIC Transmit Timing".
7.3.2. To read IIC Device

1. Write MBUF the Slave Address.
2. Set $S$ bit to Start.
3. After the MTV230M transmit this byte, a Mbufl interrupt will be triggered.
4. Set or reset the MAckO flag according to the IIC protocol.
5. Read out MBUF the useless byte to continue the data transfer.
6. After the MTV230M receives a new byte, the Mbufl interrupt is triggered again.
7. Read MBUF also trigger the next receive operation, but set $P$ bit before read can terminate the operation.

* Please see the attachments about "Master IIC Receive Timing".


| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IICCTR | F00h (r/w) |  |  |  |  |  | MAckO | P | S |
| IICSTUS | F01h (r) | WadrB | WadrA | SlvRWB | SAckIn | SLVS |  | SlvAlsb1 | SIvAlsb0 |
| IICSTUS | F02h (r) | MAckIn |  |  |  |  |  |  |  |
| INTFLG | F03h (r) | TXBI | RCBI | SIvBMI | TXAI | RCAI | SIvAMI |  | Mbufl |
| INTFLG | F03h (w) |  |  | SlvBMI |  |  | SIvAMI |  | Mbufl |
| INTEN | F04h (w) | ETXBI | ERCBI | ESIvBMI | ETXAI | ERCAI | ESIvAMI |  | EMbufl |
| MBUF | F05h (r/w) | Master IIC receive/transmit data buffer |  |  |  |  |  |  |  |
| RCABUF | F06h (r) | Slave A IIC receive buffer |  |  |  |  |  |  |  |
| TXABUF | F06h (w) | Slave A IIC transmit buffer |  |  |  |  |  |  |  |
| SLVAADR | F07h (w) | ENSIvA | Slave A IIC address |  |  |  |  |  |  |
| RCBBUF | F08h (r) | Slave B IIC receive buffer |  |  |  |  |  |  |  |
| TXBBUF | F08h (w) | Slave B IIC transmit buffer |  |  |  |  |  |  |  |
| SLVBADR | F09h (w) | ENSIvB | Slave B IIC address |  |  |  |  |  |  |

IICCTR (r/w) : IIC interface control register.
$\mathrm{MAckO}=1 \quad \rightarrow$ In master receive mode, NACK is returned by MTV230M.
$=0 \quad \rightarrow$ In master receive mode, ACK is returned by MTV230M.
$\mathrm{S}, \mathrm{P}=\uparrow, 0 \rightarrow$ Start condition when Master IIC is not during transfer.
$=X, \uparrow \rightarrow$ Stop condition when Master IIC is not during transfer.
$=1, X \rightarrow$ Will resume transfer after a read/write MBUF operation.
IICSTUS (r): IIC interface status register.
WadrB $=1 \quad \rightarrow$ The data in RCBBUF is word address.
WadrA $=1 \rightarrow$ The data in RCABUF is word address.
SlvRWB $=1 \quad \rightarrow$ Current transfer is slave transmit.
$=0 \quad \rightarrow$ Current transfer is slave receive.
SAckIn $=1 \quad \rightarrow$ The external IIC host respond NACK.
SLVS $=1 \rightarrow$ The slave block has detected a START, cleared when STOP detected.
SIvAlsb1,SlvAlsb0 : The 2 LSB which host send to Slave A block.
MAckIn $=1 \quad \rightarrow$ Master IIC bus error, no ACK received from the slave IIC device.
$=0 \quad \rightarrow$ ACK received from the slave IIC device.
INTFLG (w) : Interrupt flag. A interrupt event will set its individual flag, and, if the corresponding interrupt enable bit is set, the 8051 INT1 source will be driven by a zero level. Software MUST clear this register while serve the interrupt routine.
SlvBMI $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears SlvBMI flag.
SIvAMI $=1 \quad \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears SlvAMI flag.
Mbufl $=1 \rightarrow$ No action.
$=0 \quad \rightarrow$ Clears Master IIC bus interrupt flag (MbufI).
INTFLG (r): Interrupt flag.
TXBI $=1 \quad \rightarrow$ Indicates the TXBBUF needs a new data byte, cleared by writing TXBBUF.
RCBI $=1 \quad \rightarrow$ Indicates the RCBBUF has received a new data byte, cleared by reading RCBBUF.
SIvBMI $=1 \quad \rightarrow$ Indicates the slave IIC address $B$ matches condition.
TXAI $=1 \quad \rightarrow$ Indicates the TXABUF needs a new data byte, cleared by writing TXABUF.
RCAI $=1 \quad \rightarrow$ Indicates the RCABUF has received a new data byte, cleared by reading RCABUF.
SIvAMI $=1 \quad \rightarrow$ Indicates the slave IIC address A match condition.


Mbufl $=1 \rightarrow$ Indicates a byte is sent/received to/from the master IIC bus.
INTEN (w) : Interrupt enable.
ETXBI $=1 \quad \rightarrow$ Enables TXBBUF interrupt.
ERCBI $=1 \quad \rightarrow$ Enables RCBBUF interrupt.
ESIvBMI $=1 \quad \rightarrow$ Enables slave address B match interrupt.
ETXAI $=1 \quad \rightarrow$ Enables TXABUF interrupt.
ERCAI $=1 \quad \rightarrow$ Enables RCABUF interrupt.
ESIvAMI =1 $\rightarrow$ Enables slave address A match interrupt.
EMbufI $=1 \rightarrow$ Enables Master IIC bus interrupt.
Mbuf (w) : Master IIC data shift register, after START and before STOP condition, writing this register will resume transmission of MTV230M to the IIC bus.

Mbuf (r): Master IIC data shift register, after START and before STOP condition, reading this register will resume receiving of MTV230M from the IIC bus.

RCABUF (r): Slave IIC block A receives data buffer.
TXABUF (w) : Slave IIC block A transmits data buffer.
SLVAADR (w) : Slave IIC block A's enable and address.
ENslvA $=1 \rightarrow$ Enables slave IIC block $A$.
$=0 \quad \rightarrow$ Disables slave IIC block A.
bit6-0 : Slave IIC address A to which the slave block should respond.
RCBBUF (r): Slave IIC block B receives data buffer.
TXBBUF (w) : Slave IIC block B transmits data buffer.
SLVBADR (w) : Enable and address of Slave IIC block B.
ENsIvB $=1 \quad \rightarrow$ Enables slave IIC block B.
$=0 \quad \rightarrow$ Disables slave IIC block B.
bit6-0 : $\quad$ Slave IIC address B to which the slave block should respond.

## 8. Low Power Reset (LVR) \& Watchdog Timer

When the voltage level of power supply is below 2.7 V for a specific period of time, the LVR will generate a chip reset signal. After the power supply is above 2.7 V , LVR maintain in reset state for 144 Xtal cycle to guarantee the chip exit reset condition with a stable X'tal oscillation.

The Watchdog Timer automatically generates a device reset when it is overflowed. The interval of overflow is $0.25 \mathrm{sec} \times \mathrm{N}$, where N is a number from 1 to 8 , and can be programmed via register WDT(2:0). The timer function is disabled after power on reset, users can activate this function by setting WEN, and clear the timer by set WCLR.

## 9. A/D converter

The MTV230M is equipped with four 6-bit A/D converters. S/W can select the current convert channel by setting the SADC1/SADC0 bit. The refresh rate for the ADC is OSC freq./12288. The ADC compares the input pin voltage with internal VDD*N/64 voltage (where $\mathrm{N}=0-63$ ). The ADC output value is N when pin voltage is greater than VDD*N/64 and smaller than VDD* $(\mathrm{N}+1) / 64$.


| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC | F10h $(\mathrm{w})$ | ENADC |  |  |  | SADC3 | SADC2 | SADC1 | SADC0 |
| ADC | F10h $(\mathrm{r})$ |  |  | ADC convert Result |  |  |  |  |  |
| WDT | F18h $(\mathrm{w})$ | WEN | WCLR |  |  |  | WDT2 | WDT1 | WDT0 |

WDT (w): Watchdog Timer control register.
WEN $\quad=1 \quad \rightarrow$ Enables Watchdog Timer.
WCLR $\quad=1 \quad \rightarrow$ Clears Watchdog Timer.
WDT2: WDT0 $=0 \quad \rightarrow$ Overflow interval $=8 \times 0.25 \mathrm{sec}$.
$=1 \quad \rightarrow$ Overflow interval $=1 \times 0.25$ sec.
$=2 \rightarrow$ Overflow interval $=2 \times 0.25$ sec.
$=3 \rightarrow$ Overflow interval $=3 \times 0.25$ sec.
$=4 \rightarrow$ Overflow interval $=4 \times 0.25 \mathrm{sec}$.
$=5 \quad \rightarrow$ Overflow interval $=5 \times 0.25$ sec.
$=6 \rightarrow$ Overflow interval $=6 \times 0.25 \mathrm{sec}$.
$=7 \quad \rightarrow$ Overflow interval $=7 \times 0.25 \mathrm{sec}$.
ADC (w) : ADC control.

| ENADC | $=1$ | $\rightarrow$ Enables ADC. |
| :--- | :--- | :--- |
| SADC0 | $=1$ | $\rightarrow$ Selects ADC0 pin input. |
| SADC1 | $=1$ | $\rightarrow$ Selects ADC1 pin input. |
| SADC2 | $=1$ | $\rightarrow$ Selects ADC2 pin input. |
| SADC3 | $=1$ | $\rightarrow$ Selects ADC3 pin input. |

ADC (r): ADC converts result.

## 10. In System Programming function (ISP)

The two Flash memories (OSD Flash and Code Flash) can be programmed by a specific WRITER in parallel mode, or by IIC Host in serial mode while the system is working. The feature of ISP is outlined as below:

1. Single 3.3V power supply for Program/Erase/Verify.
2. Block Erase: 512 Byte for Program Code or 256 words for OSD fonts, both are 10 mS time.
3. Whole Flash erase (Blank): 10 mS
4. Byte/Word programming Cycle time: 60uS per byte, 120 uS per word
5. Read access time: 40ns
6. Only one two-pin IIC bus (shared with DDC2) is needed for ISP in user/factory mode.
7. IIC Bus clock rates up to 140 KHz .
8. Whole 64 K -byte/9K-word Flash programming within $6 / 2 \mathrm{Sec}$.
9. CRC check provides $100 \%$ coverage for all single/double bit errors.

After power on/Reset, The MTV230M is running the original Program Code. Once the S/W detects an ISP request (by key or IIC), S/W can accept the request following the steps below:

1. Clear watchdog to prevent reset during ISP period.
2. Disable all interrupt to prevent CPU wake-up.
3. Write IIC address of ISP slave to ISPSLV for communication.
4. Write 93h to ISP enable register (ISPEN) to enable ISP.
5. Enter 8051 idle mode.

When ISP is enabled, the MTV230M will disable Watchdog reset and switch the Flash interface to ISP host in 15-22.5uS. So S/W MUST enter idle mode immediately after enabling ISP. In the 8051 idle mode, PWM DACs and I/O pins keep running at its former status. There are 4 types of IIC bus transfer protocols in ISP

mode.

```
Command Write
    S-tttttt10k-cccccxxBk-AAAAAAAAk-P
Command Read
    S-tttttt11k-cccccXXBK-AAAAAAAAK-aaaaaaaaK-RRRRRRRRK-rrrrrrrrrK-P
Data Write
    S-tttttt00k-aaaaaaaak-ddddddddk-ddddddddk- . . . -dddddddddk-ddddddddk-P
Data Read
    S-tttttt00k-aaaaaaaak-(P)-
    S-tttttt01k-ddddddddK-dddddddddK- ... -ddddddddK-dddddddddK-P
where
    S = start or re-start P = stop
    K = ack by host (0 or 1) k = ack by slave
    tttttt = ISP slave address ccccc = command
    B = OSD/Code select (1=OSD)
    x = don't care
    AAAAAAAA = Code_address[15:8]
    AAAAAAA = OSD_address[13:7]
    RRRRRRRR = CRC_register[15:8]
    dddddddd-dddddddd = Code_data
    aaaaaaaa = Code_address[7:0]
    aaaaaaa = OSD_address[6:0]
    rrrrrrrr = CRC_register[7:0]
    dddd-dddddddd = OSD_data
    ccccc = 10100 -> Program
    ccccc = 00110 -> Page Erase 512 bytes or 256 words (Erase)
    ccccc = 01101 -> Erase entire Flash (Blank)
    ccccc = 11010 -> Clear CRC_register (Clr_CRC)
    ccccc = 01001 -> Reset MTV230M (Reset_CPU)
```


### 10.1 ISP Command Write

The 2nd byte of "Command Write" can define the operating mode of MTV230M in its "Data write" stage, clear CRC register, or reset MTV230M. The bit 0 of $2^{\text {nd }}$ byte selects the target Flash to be operated (1=OSD, $0=$ Code). The 3rd byte of Command Write defines the page address (A15-8 of Code Flash, A13-7 of OSD Flash). A Command Write may consist of 1,2 or 3 bytes.

### 10.2 ISP Command Read

The $2^{\text {nd }}$ byte echoes the current command in ISP slave. The $3^{\text {rd }}$ and $4^{\text {th }}$ byte reflect the current Flash address. The $5^{\text {th }}$ and $6^{\text {th }}$ byte report the CRC result. A Command Read may consist of 2,3,4,5 or 6 bytes.

### 10.3 ISP Data Write

The $2^{\text {nd }}$ byte defines the low address of Flash (A7-0 for Code, A6-0 for OSD). After receiving the $3^{\text {rd }}$ byte, the MTV230M will execute a Program/Erase/Blank command depending on the preceding "Command Write". If Code area is selected, the low address of Code Flash will increase every time when ISP slave acknowledges the data byte. If OSD Flash is selected, the low address of OSD Flash will increase when every 2 data bytes are received. The Blank/Erase command needs one data byte (content is "don't care"). The executing time is 10 mS . During the 10 mS period, the ISP slave does not accept any command/data and returns non-ack to any IIC bus activity. The Program command may have 1-256 data bytes for Code Flash, and have 1-128 word(256 bytes) for OSD Flash. The program cycle time is 60us. If the ISP slave is not able to complete the program cycle in time, it will return non-ack to the following data byte. In the meantime, the low address does not increase and the CRC does not count the non-acked data byte. A Data Write may consist of 1,2 or more bytes.

```
Data Write (Blank/Erase)
    S-tttttt00k-aaaaaaaak-dddddddddk-P ... S-ttttttxxk-
                            |----Min. 10mS----|
```

S-tttttt00k-aaaaaaaak-ddddddddk-ddddddddk- . . .<br>|Min. 60us|

### 10.4 ISP Data Read

The $1^{\text {st }}$ and $2^{\text {nd }}$ byte are the same as "Data write" to define the low address of Flash. Between $2^{\text {nd }}$ and $3^{\text {rd }}$ bytes, the ISP host may issue Stop-Start or only Re-Start. From the $4^{\text {th }}$ byte, the ISP slave sends data byte/word of Flash to ISP Host. The low address automatically increases every time when data byte/word is transferred.
10.5 Cyclic Redundancy Check (CRC)

To shorten the verify time, the ISP slave provides a simple way to check whether data error occurs during the program data transfer. After the ISP Host sends a lot of data byte to ISP slave, Host can use Command
Read to check CRC register's result instead of reading every byte in Flash. The CRC register counts every data byte which ISP slave acknowledges during "Data Write" period. However, the low address byte and the data byte of Erase/Blank are not counted. The Clear CRC command will write all " 1 " to the 16 -bit CRC register. The OSD Flash and Code share the same CRC counter. For CRC generation, the 16-bit CRC register is seeded with all "1" pattern (by device reset or Clear CRC command). The data byte shifted into the CRC register is Msb first. The real implementation is described as follows:

```
CRCin = CRC[15]^DATAin;
CRC[15:0] = {CRC[14]^CRCin, CRC[13:2], CRC[1]^CRCin, CRC[0], CRCin};
Where ^ = XOR
example:
    data_byte CRC_register_remainder
            F6H FF36H
        28H 34F2H
        C3H 7031H
```


### 10.6 Reset Device

After the Flash programming is completed and verified OK, the ISP Host can use "Command Write" with Reset_CPU command to wake up MTV230M.

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISPSLV | FObh $(\mathrm{w})$ | ISP Slave address |  |  |  |  |  |  |  |
| ISPEN | FOch $(\mathrm{w})$ | Write 93h to enable ISP Mode |  |  |  |  |  |  |  |

## 11. On-Screen Display (OSD)

### 11.1 Horizontal Display control

The horizontal display control is used to generate control timing for horizontal display. The horizontal display size is based on the information of pixel clock input cycle, double width control bit (DWE), and double character width bit (CWS). The horizontal display center could be figured out according to the information of horizontal starting position register (HORD) and OSDHS input. A horizontal display line includes 360 dots for 30 display characters and the remaining dots for blank region. The horizontal display starting position from the leading edge of OSDHS is calculated using the following equation:

$$
\text { Horizontal delay time }=\left(\operatorname{HORD}^{*} 6+49\right)^{*} P \quad, \text { where } P=\text { one pixel display time }
$$

### 11.2 Vertical Display control

The vertical display control can generate different vertical display sizes for most display standards in current monitors. The vertical display size is calculated with the information of double character height bit (CHS), character vertical height control register ( $\mathrm{CH} 6-\mathrm{CH} 0$ ). The algorithms of repeating character line display are
shown in the table below. The programmable vertical size ranges are 270 lines to maximum 2130 lines. The vertical display center for full screen display could be figured out according to the information of vertical starting position register (VERTD) and OSDVS input. The vertical display starting position from the leading edge of OSDVS is calculated using the following equation:

Vertical delay time $=(\text { VERTD * } 4+1)^{*} \mathrm{H} \quad$, where $\mathrm{H}=$ one horizontal line display time
Repeat Line Weight of Character

| $\mathbf{C H 6}-\mathbf{C H 0}$ | Repeat Line Weight |
| :---: | :---: |
| $\mathrm{CH} 6, \mathrm{CH} 5=11$ | $+18^{*} 3$ |
| $\mathrm{CH} 6, \mathrm{CH} 5=10$ | $+18^{*} 2$ |
| $\mathrm{CH} 6, \mathrm{CH} 5=0 \mathrm{x}$ | +18 |
| $\mathrm{CH} 4=1$ | +16 |
| $\mathrm{CH} 3=1$ | +8 |
| $\mathrm{CH} 2=1$ | +4 |
| $\mathrm{CH} 1=1$ | +2 |
| $\mathrm{CH}=1$ | +1 |

Repeat Line Number of character

| Repeat Line Weight | Repeat Line \# |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |
| +1 | - | - | - | - | - | - | - | - | v | - | - | - | - | - | - | - | - | - |
| +2 | - | - | - | - | V | - | - | - | - | - | - | - | V | - | - | - | - | - |
| +4 | - | - | v | - | - | - | V | - | - | - | V | - | - | - | V | - | - | - |
| +8 | - | v | - | V | - | v | - | V | - | v | - | V | - | V | - | v | - | - |
| +16 | - | V | V | V | V | V | V | V | V | V | V | v | v | V | V | v | V | - |
| +17 | v | v | v | V | V | v | V | V | V | V | V | v | V | V | V | V | V | - |
| +18 | v | v | v | V | v | v | v | v | v | v | V | v | v | v | V | V | v | V |

Note: " $v$ " means the nth line in the character would be repeated once, while "-" means the nth line in the character would not be repeated.

### 11.3 Display RAM

The display RAM contains character address, attribute and row control registers. The display registers have 450 locations which are allocated between (row 0, column 0) to (row14, column 29). Each display register has its corresponding character address on ADDRESS bytes, and its corresponding color, blink bit, background color on ATTRIBUTE bytes. The row control register is allocated at column 30 from row 0 to row 14 of address bytes. It is used to set character size to each respective row. If double width character is chosen, only even column characters could be displayed on screen and the odd column characters will be hidden.
There are 4 registers to program display RAM: OSDRA, OSDCA, OSDDT0 and OSDDT1. OSDRA is the row address; OSDCA is the column address; OSDDT0 and OSDDT1 are the programming data byte. The 2 MSB (bit 7 - bit 6) of OSDRA register are used to distinguish ADDRESS byte when they are set to " 0,0 " and ATTRIBUTE byte when they are set to " 0,1 ". OSDDT0 and OSDDT1 are used to differentiate the MSB (bit 8) of display characters address. The MSB (bit 8) of display characters address will be equal to "0" while data byte is filled into OSDDT0, or " 1 " while data byte is filled into OSDDT1; and OSDDT0 or OSDDT1 are the 8 LSB (bit 7 - bit 0) of display characters address.
The programming row (OSDRA) and column (OSDCA) address of display RAM will be incremented automatically when MCU continues to update OSDDT0 or OSDDT1. It is used to save the program ROM size of MCU while massive data update or full screen data change.
Since bit 8 is fixed on OSDDT0 (OSDDT1) while programming ADDRESS byte, the continued OSDDT0 (OSDDT1) will be the same bank of lower 256 fonts (upper 256 fonts) until program another data byte OSDDT1 (OSDDT0) register.

To program ADDRESS bytes and ATTRIBUTE bytes of the display RAM:
Step 1. Write data into OSDRA to determine the programming row address of the display RAM. And define whether it is the row address of ADDRESS byte (bit7-bit6 $=$ " 0,0 ") or ATTRIBUTE byte (bit7-bit6 = " 0,1 ").
Step 2. Write data into OSDCA to determine the programming column address of the display RAM.
Step 3. Write to OSDDT0 or OSDDT1 the address or attribute of the character to be displayed on the screen.
Step 4. Post increment operation is executed in the OSDCA (i.e. OSDCA $\leftarrow$ OSDCA +1 ) to make it point to the next display RAM location. Overflow of the OSDCA, i.e. overflow from 31, makes itself return to 0 and makes post increment operation executed in the OSDRA (i.e. OSDRA $\leftarrow$ OSDRA +1 ). Overflow of the OSDRA, i.e. overflow from 15, makes itself return to 0 .

It is the step 3 which triggers the load of OSDDT0 or OSDDT1 into the current OSDRA, OSDCA address of the display RAM and the post increment operation. Furthermore, the undefined locations in the display RAM should be filled with dummy data while post increment operation is executed.

So there are three transmission formats shown as below:
Format (a) R-C - D $\rightarrow$ R - C - D $\rightarrow$ R - C - D .....
Format (b) R - C - D $\rightarrow \mathrm{C}-\mathrm{D} \rightarrow \mathrm{C}-\mathrm{D} \rightarrow \mathrm{C}-\mathrm{D} \ldots$.
Format (c) R - C - D $\rightarrow \mathrm{D} \rightarrow \mathrm{D} \rightarrow \mathrm{D} \rightarrow \mathrm{D} \rightarrow \mathrm{D} \ldots$.
Where $R=$ OSDRA (row address), $C=$ OSDCA (column address), $D=$ OSDDT0 or OSDDT1 (display data)
Format (a) is suitable for updating small amount of data which will be allocated with different row address and column address. Format (b) is recommended for updating data that has same row address but different column address. Massive data updating or full screen data change should use format (c) to increase transmission efficiency. The row and column address will be incremented automatically when the format (c) is applied. Furthermore, the undefined locations in display or user fonts RAM should be filled with dummy data.

The Configuration of Transmission Formats

|  | Address | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADDRESS <br> Bytes of Display Reg. | OSDRA (row address) | 0 | 0 | - | - | R3 | R2 | R1 | R0 |
|  | OSDCA (column address) | - | - | - | C4 | C3 | C2 | C1 | C0 |
|  | OSDDT0 (data, b8=0) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|  | OSDDT1 (data, b8=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| ATTRIBUTE <br> Bytes of Display Reg. | OSDRA (row address) | 0 | 1 | - | - | R3 | R2 | R1 | R0 |
|  | OSDCA (column address) | - | - | - | C4 | C3 | C2 | C1 | C0 |
|  | OSDDT0 (data, b8=0) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|  | OSDDT1 (data, b8=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

ADDRESS Bytes of the Display RAM



ATTRIBUTE Bytes of the Display RAM

| Row \# | Column \# (OSDCA) |  |  |
| ---: | :---: | :---: | :---: |
| (OSDRA) | 01 | 2829 | 30 |
| 0 |  |  |  |
| 1 |  | Character ATTRIBUTE <br> of the Display RAM | RESERVED |
|  |  |  |  |
| 13 |  |  |  |
| 14 |  |  |  |

## ADDRESS bytes:

| CRADDR |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MSB LSB |  |  |  |  |  |  |  |  |

CRADDR: Defines Flash-ROM OSD character address from address 0 to 511 .
(a) $0 \sim 479$ => 480 standard fonts.
(b) $480 \sim 511$ => 32 multi-color fonts.

Row control registers (OSDRA 0 ~ 14, OSDCA 30),

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | RINT | CHS | CWS |

RINT : The displayed character/symbol foreground color intensity control to the respective row. Setting this bit to " 0 " means low intensity in this row. 15-character foreground color is achievable by this bit.
CHS : Defines double height character to the respective row.
CWS : Defines double width character to the respective row. If double width character is chosen, only even column characters could be displayed on screen and the odd column characters will be hidden.

## ATTRIBUTE bytes:

Display character attribute (OSDRA $0 \sim 14$, OSDCA $0 \sim 29$ ),

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | BGR | BGG | BGB | BLINK | R | G | B |

BGR, BGG, BGB : These three bits define the background color for its relative address character. If these three bits are set to ( $0,0,0$ ), no background will be shown (transparent). Therefore, a total of 7 background colors can be selected.
BLINK $=1 \quad \rightarrow$ Enables blink effect for its relative address character. And the blinking is alternate per 32 vertical frames.
$=0 \rightarrow$ Disables blink effect for its relative address character.
R, G, B : These three bits are used to specify their relative address character colors.

### 11.4 Character Flash-ROM

MTV230M character flash-ROM contains 512 characters and symbols including 496 standard fonts and 16 multi-color fonts. The 496 standard fonts are located from character address 0 to 495 . And the multi-color fonts are located from character address 496 to 511 . Each character and symbol consists of $12 \times 18$ dots matrix. The MTV230M font edit tools can be used to design the 512 characters and symbols by software.

### 11.5 Multi-color Font

The color fonts comprise three different $R, G, B$ fonts. When the code of color font is accessed, the separate

$R / G / B$ dot pattern is output to corresponding R/G/B output. See figure below for the sample displayed color font.
Note: No black color can defined in color font, black window or background underline the color font can make the dots become black in color.


## Example of Multi-color Font

The Multi-color Font Color Selection

|  | $\mathbf{R}$ | $\mathbf{G}$ | $\mathbf{B}$ |
| :---: | :---: | :---: | :---: |
| Background Color | 0 | 0 | 0 |
| Blue | 0 | 0 | 1 |
| Green | 0 | 1 | 0 |
| Cyan | 0 | 1 | 1 |
| Red | 1 | 0 | 0 |
| Magenta | 1 | 0 | 1 |
| Yellow | 1 | 1 | 0 |
| White | 1 | 1 | 1 |

### 11.6 Luminance \& Border Generator

There are 3 shift registers included in the design which can shift out of luminance and border dots to color encoder. The bordering and shadowing feature is configured in this block. For bordering effect, the character will be enveloped with blackedge on four sides. For shadowing effect, the character is enveloped with blackedge for right and bottom sides only.

### 11.7 Window Control

The window size and position controls are specified in W1ROW, W1COL, W2ROW, W2COL, W3ROW, W3COL, W4ROW and W4COL registers. And window 1 has the highest priority, and window 4 has the least, when two windows are overlapping.
The window shadow width and height controls are specified in WINSW and WINSH registers. And each shadow has the same priority with its corresponding window.

### 11.8 OSD Processor registers

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OSDRA | FA0h (w) | A1 | A0 | - | - | R3 | R2 | R1 | R0 |
| OSDCA | FA1h (w) | - | - | - | C4 | C3 | C2 | C1 | C0 |
| OSDDT0 | FA2h (w) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| OSDDT1 | FA3h (w) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| W1ROW | FCOh (w) | Row start address |  |  |  | Row end address |  |  |  |
| W1COL | FC1h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W1COL | FC2h (w) | Column end address |  |  |  |  | R | G | B |
| W2ROW | FC3h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W2COL | FC4h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W2COL | FC5h (w) | Column end address |  |  |  |  | R | G | B |
| W3ROW | FC6h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W3COL | FC7h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W3COL | FC8h (w) | Column end address |  |  |  |  | R | G | B |
| W4ROW | FC9h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W4COL | FCAh (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W4COL | FCBh (w) | Column end address |  |  |  |  | R | G | B |
| VERTD | FCCh (w) | Vertical delay |  |  |  |  |  |  |  |
| HORD | FCDh (w) | Horizontal delay |  |  |  |  |  |  |  |
| CH | FCEh (w) | - | Character height |  |  |  |  |  |  |
| RSPACE | FDOh (w) | - | - | - | Row to row spacing |  |  |  |  |
| OSDCON | FD1h (r/w) | OSDEN | BSEN | Shadow | FBEN | Blend | WENclr | RAMclr | FBKGC |
| OSDCON | FD2h (r/w) | - | - | - | DWE | HSP | VSP | - | - |
| CHSC | FD3h (w) |  |  |  |  |  | CSR | CSG | CSB |
| FSSTP | FD4h (w) | FSW | - | - | - | - | FSR | FSG | FSB |
| WINSW | FD5h (w) | WW41 | WW40 | WW31 | WW30 | WW21 | WW20 | WW11 | WW10 |
| WINSH | FD6h (w) | WH41 | WH40 | WH31 | WH30 | WH21 | WH20 | WH11 | WH10 |
| WINSC | FD7h (w) | - | R1 | G1 | B1 | - | R2 | G2 | B2 |
| WINSC | FD8h (w) | - | R3 | G3 | B3 | - | R4 | G4 | B4 |
| XDEL | FD9h (w) | - | - | - | - | - | D2 | D1 | D0 |

OSDRA (w) :
R3-R0 : This is the row address of the display RAM that next 9-bit data should be written into.
A1-A0 $=(0,0) \rightarrow$ Next 9 -bit data will be written into ADDRESS byte.
$=(0,1) \rightarrow$ Next 9-bit data will be written into ATTRIBUTE byte.
OSDCA $(w)$ : This is the column address of the display RAM that next 9-bit data should be written into.
OSDDT0 (w) : The MSB (bit 8) $=0$, 8 LSB (bit $7 \sim$ bit 0 ) $=$ OSDDT0. The 9 -bit data will be written into current (OSDRA, OSDCA) address of the display RAM. It will also trigger the post increment operation of OSDRA and OSDCA.

OSDDT1 (w) : The MSB (bit 8) = 1, 8 LSB (bit $7 \sim$ bit 0 ) = OSDDT1. The 9 -bit data will be written into current (OSDRA, OSDCA) address of the display RAM. It will also trigger the post increment operation of OSDRA and OSDCA.

W1ROW, W1COL (w) : Window 1 control registers.
Row (column) start (end) address : These registers are used to specify the window 1 size. It should be noted that when the start address is greater than end address, the corresponding window display will be disabled.
WEN : Enables the relative background window 1 display.

WINT : Specifies the color intensity of the background window 1. Setting this bit to "0" means low intensity.
WSHD : Enables shadowing on the window 1.
R, G, B : Specifies the color of the relative background window 1 .
W2ROW, W2COL (w) : Window 2 control registers.
Row (column) start (end) address: These registers are used to specify the window 2 size.
WEN : Enables the relative background window 2 display.
WINT : Specifies the color intensity of the background window 2 . Setting this bit to "0" means low intensity.
WSHD : Enables shadowing on the window 2.
R, G, B: Specifies the color of the relative background window 2.
W3ROW, W3COL (w) : Window 3 control registers.
Row (column) start (end) address: These registers are used to specify the window 3 size.
WEN : Enables the relative background window 3 display.
WINT : Specifies the color intensity of the background window 3. Setting this bit to "0" means low intensity.
WSHD : Enables shadowing on the window 3.
R, G, B: Specifies the color of the relative background window 3 .
W4ROW, W4COL (w) : Window 4 control registers.
Row (column) start (end) address: These registers are used to specify the window 4 size.
WEN : Enables the relative background window 4 display.
WINT : Specifies the color intensity of the background window 4. Setting this bit to "0" means low intensity.
WSHD : Enables shadowing on the window 4.
R, G, B: Specifies the color of the relative background window 4.
VERTD (w) : Specifies the starting position for vertical display. The total steps are 256, and the increment of each step is 4 horizontal display lines. The starting position is calculated as (VERTD* $4+1$ ) horizontal display lines. The initial value is 4 after power up.

HORD (w) : Specifies the starting position for horizontal display. The total steps are 256, and the increment of each step is 6 dots. The starting position is calculated as (HORD* $6+49$ ) horizontal display dots. The initial value is 15 after power up.
$\mathbf{C H}(w): \quad$ Defines the character vertical height, the height is programmable from 18 to 71 lines. The character vertical height is at least 18 lines if the content of $\mathrm{CH} 6-\mathrm{CH} 0$ is less than 18. For example, when the content is " 2 ", the character vertical height is regarded as equal to 20 lines. And if the content of $\mathrm{CH} 4-\mathrm{CH} 0$ is greater than or equal to 18 , it will be regarded as equal to 17 . See table list in section 11.1 for detail description of this operation.

RSPACE (w) : Defines the row to row spacing in unit of horizontal line. Extra RSPACE horizontal lines will be appended below each display row, and the maximum space is 31 lines. The initial value is 0 after power up.

OSDCON (r/w) : OSD control registers.
OSDEN $=1 \quad \rightarrow$ Activates the OSD operation.
$=0 \quad \rightarrow$ Disables the OSD operation.
BSEN $=1 \rightarrow$ Enables the character bordering or shadowing effect.
$=0 \quad \rightarrow$ Disables bordering and shadowing effect.
Shadow $=1 \quad \rightarrow$ Selects the character shadowing effect if BSEN bit is set to " 1 ".
$=0 \quad \rightarrow$ Selects the character bordering effect if BSEN bit is set to " 1 ".
FBEN $=1 \rightarrow$ Enables the fade-in/fade-out or blending-in/blending-out effect when OSD is
turned on from off state or vice versa.
Blend $=1 \quad \rightarrow$ Disables the fade-in/fade-out and blending-in/blending-out effect.
$=0 \quad \rightarrow$ Selects the fade-in/fade-out effect if FBEN bit is set to " 1 ".
WENcIr $=1 \quad \rightarrow$ Clears all WEN bits of window control registers.
$=0 \quad \rightarrow$ Normal.
RAMclr $=1 \quad \rightarrow$ Clears all ADDRESS bytes, BGR, BGG, BGB and BLINK bits of display RAM.
$=0 \quad \rightarrow$ Normal.
FBKGC $=1 \quad \rightarrow$ Pin FBKG outputs is high only during the displaying of characters.
$=0 \quad \rightarrow$ Pin FBKG outputs is high during the displaying of characters or windows.
DWE $=1 \rightarrow$ Enables double width. The OSD menu will change to half resolution for double character width. And the number of pixels of each line should be even.
$=0 \quad \rightarrow$ Normal.
HSP $=1 \rightarrow$ Accepts positive polarity OSDHS input.
$=0 \quad \rightarrow$ Accepts negative polarity OSDHS input.
VSP $=1 \quad \rightarrow$ Accepts positive polarity OSDVS input.
$=0 \quad \rightarrow$ Accepts negative polarity OSDVS input.
CHSC (w) : Character shadow color select registers.
CSR, CSG, CSB : Defines the color of bordering or shadowing color on characters.
FSSTP (w) : Full screen self-test pattern registers.
FSW $=1 \quad \rightarrow$ Enables full screen self-test pattern and force pin FBKG outputs high to disable video RGB.
$=0 \quad \rightarrow$ Disables full screen self-test pattern.
FSR, FSG, FSB : Defines the color of full screen self-test pattern.
WINSW (w) : Window shadowing width control registers.
WW41, WW40 : Determines the shadow width of window 4 when WSHD bit of window 4 is enabled. Please refer to the table below for more details.

| (WW41, WW40) | $\mathbf{( 0 , 0 )}$ | $\mathbf{( 0 , 1 )}$ | $\mathbf{( 1 , 0 )}$ | $\mathbf{( 1 , 1 )}$ |
| :---: | :---: | :---: | :---: | :---: |
| Shadow Width (unit in Pixel) | 2 | 4 | 6 | 8 |

WW31, WW30: Determines the shadow width of window 3 when WSHD bit of window 3 is enabled. WW21, WW20: Determines the shadow width of window 2 when WSHD bit of window 2 is enabled. WW11, WW10 : Determines the shadow width of window 1 when WSHD bit of window 1 is enabled.

WINSH (w) : Window shadowing height control registers.
WH41, WH40: Determines the shadow height of window 4 when WSHD bit of window 4 is enabled. Please refer to the table below for more details.

| (WH41, WH40) | $\mathbf{( 0 , 0 )}$ | $\mathbf{( 0 , 1 )}$ | $\mathbf{( 1 , 0 )}$ | $\mathbf{( 1 , 1 )}$ |
| :---: | :---: | :---: | :---: | :---: |
| Shadow Height (unit in Line) | 2 | 4 | 6 | 8 |

WH31, WH30: Determines the shadow height of window 3 when WSHD bit of window 3 is enabled. WH21, WH20: Determines the shadow height of window 2 when WSHD bit of window 2 is enabled. WH11, WH10: Determines the shadow height of window 1 when WSHD bit of window 1 is enabled.


MYSON
TECHNOLOGY


Bordering


Shadowing

N Horizontal lines
M Pixels


Character Bordering and Shadowing and Shadowing on Window
WINSC (w) : Window shadowing color control registers.
R1, G1, B1: Define the shadowing color of window 1.
R2, G2, B2 : Define the shadowing color of window 2.
R3, G3, B3 : Define the shadowing color of window 3.
R4, G4, B4: Define the shadowing color of window 4.
XDEL (w) : Rout, Gout, Bout, FBKG and INT outputs delay reference to pin XIN input falling edge control registers.


## Memory Map of XFR

| Reg name | addr | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IICCTR | F00h (r/w) |  |  |  |  |  | MAckO | P | S |
| IICSTUS | F01h (r) | WadrB | WadrA | SlvRWB | SAckIn | SLVS |  | SlvAlsb1 | SIvAlsb0 |
| IICSTUS | F02h (r) | MAckIn |  |  |  |  |  |  |  |
| INTFLG | F03h (r) | TXBI | RCBI | SlvBMI | TXAI | RCAI | SIvAMI |  | Mbufl |
| INTFLG | F03h (w) |  |  | SIvBMI |  |  | SIvAMI |  | Mbufl |
| INTEN | F04h (w) | ETXBI | ERCBI | ESIvBMI | ETXAI | ERCAI | ESIvAMI |  | EMbufl |
| MBUF | F05h (r/w) | Master IIC receive/transmit data buffer |  |  |  |  |  |  |  |
| RCABUF | F06h (r) | Slave A IIC receive buffer |  |  |  |  |  |  |  |
| TXABUF | F06h (w) | Slave A IIC transmit buffer |  |  |  |  |  |  |  |
| SLVAADR | F07h (w) | ENSIvA | Slave A IIC address |  |  |  |  |  |  |
| RCBBUF | F08h (r) | Slave B IIC receive buffer |  |  |  |  |  |  |  |
| TXBBUF | F08h (w) | Slave B IIC transmit buffer |  |  |  |  |  |  |  |
| SLVBADR | F09h (w) | ENSIvB | Slave B IIC address |  |  |  |  |  |  |
| ISPSLV | F0bh (w) | ISP Slave address |  |  |  |  |  |  |  |
| ISPEN | F0ch (w) | Write 93h to enable ISP Mode |  |  |  |  |  |  |  |
| ADC | F10h (w) | ENADC |  |  |  | SADC3 | SADC2 | SADC1 | SADC0 |
| ADC | F10h (r) |  |  | ADC convert Result |  |  |  |  |  |
| WDT | F18h (w) | WEN | WCLR |  |  |  | WDT2 | WDT1 | WDT0 |
| DAO | F20h (r/w) | Pulse width of PWM DAC 0 |  |  |  |  |  |  |  |
| DA1 | F21h (r/w) | Pulse width of PWM DAC 1 |  |  |  |  |  |  |  |
| DA2 | F22h (r/w) | Pulse width of PWM DAC 2 |  |  |  |  |  |  |  |
| DA3 | F23h (r/w) | Pulse width of PWM DAC 3 |  |  |  |  |  |  |  |
| PORT6 | F28h(w) |  |  |  |  |  |  |  | P60 |
| PORT6 | F29h(w) |  |  |  |  |  |  |  | P61 |
| PORT6 | F2Ah(w) |  |  |  |  |  |  |  | P62 |
| PADMOD | F2Bh (w) | HIICE | IIICE | HVE | HclpE |  |  | FclkE | P62E |
| PADMOD | F2Ch (w) | DA3E | DA2E | DA1E | DA0E | AD3E | AD2E | AD1E | AD0E |
| PADMOD | F2Dh (w) | P47oe | P460e | P450e | P440e | P43oe | P42oe | P410e | P40oe |
| PADMOD | F2Eh (w) | P570e | P560e | P550e | P540e | P53oe | P520e | P510e | P500e |
| OPTION | F2Fh (w) | PWMF | DIV253 | SlvAbs1 | SlvAbs0 | ENSCL | Msel | MIICF1 | MIICF0 |
| PORT4 | F30h(r/w) |  |  |  |  |  |  |  | P40 |
| PORT4 | F31h(r/w) |  |  |  |  |  |  |  | P41 |
| PORT4 | F32h(r/w) |  |  |  |  |  |  |  | P42 |
| PORT4 | F33h(r/w) |  |  |  |  |  |  |  | P43 |
| PORT4 | F34h(r/w) |  |  |  |  |  |  |  | P44 |
| PORT4 | F35h(r/w) |  |  |  |  |  |  |  | P45 |
| PORT4 | F36h(r/w) |  |  |  |  |  |  |  | P46 |
| PORT4 | F37h(r/w) |  |  |  |  |  |  |  | P47 |
| PORT5 | F38h(r/w) |  |  |  |  |  |  |  | P50 |
| PORT5 | F39h(r/w) |  |  |  |  |  |  |  | P51 |
| PORT5 | F3Ah(r/w) |  |  |  |  |  |  |  | P52 |
| PORT5 | F3Bh(r/w) |  |  |  |  |  |  |  | P53 |
| PORT5 | F3Ch(r/w) |  |  |  |  |  |  |  | P54 |
| PORT5 | F3Dh(r/w) |  |  |  |  |  |  |  | P55 |
| PORT5 | F3Eh(r/w) |  |  |  |  |  |  |  | P56 |
| PORT5 | F3Fh(r/w) |  |  |  |  |  |  |  | P57 |
| HVSTUS | F40h (r) | CVpre |  | Hpol | Vpol | Hpre | Vpre | Hoff | Voff |
| HCNTH | F41h (r) | Hovf |  | HF13 | HF12 | HF11 | HF10 | HF9 | HF8 |
| HCNTL | F42h (r) | HF7 | HF6 | HF5 | HF4 | HF3 | HF2 | HF1 | HF0 |


| VCNTH | F43h (r) | Vovf |  |  |  | VF11 | VF10 | VF9 | VF8 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VCNTL | F44h (r) | VF7 | VF6 | VF5 | VF4 | VF3 | VF2 | VF1 | VF0 |
| HVCTR0 | F40h (w) | C1 | C0 | NoHins |  |  |  | HBpl | VBpl |
| HVCTR3 | F43h (w) |  | CLPEG | CLPPO | CLPW2 | CLPW1 | CLPW0 |  |  |
| INTFLG | F48h (r/w) | HPRchg | VPRchg | HPLchg | VPLchg | HFchg | VFchg |  | Vsync |
| INTEN | F49h (w) | EHPR | EVPR | EHPL | EVPL | EHF | EVF |  | EVsync |
| OSDRA | FA0h (w) | A1 | A0 | - | - | R3 | R2 | R1 | R0 |
| OSDCA | FA1h (w) | - | - | - | C4 | C3 | C2 | C1 | C0 |
| OSDDT0 | FA2h (w) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| OSDDT1 | FA3h (w) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| W1ROW | FCOh (w) | Row start address |  |  |  | Row end address |  |  |  |
| W1COL | FC1h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W1COL | FC2h (w) | Column end address |  |  |  |  | R | G | B |
| W2ROW | FC3h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W2COL | FC4h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W2COL | FC5h (w) | Column end address |  |  |  |  | R | G | B |
| W3ROW | FC6h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W3COL | FC7h (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W3COL | FC8h (w) | Column end address |  |  |  |  | R | G | B |
| W4ROW | FC9h (w) | Row start address |  |  |  | Row end address |  |  |  |
| W4COL | FCAh (w) | Column start address |  |  |  |  | WEN | WINT | WSHD |
| W4COL | FCBh (w) | Column end address |  |  |  |  | R | G | B |
| VERTD | FCCh (w) | Vertical delay |  |  |  |  |  |  |  |
| HORD | FCDh (w) | Horizontal delay |  |  |  |  |  |  |  |
| CH | FCEh (w) | - | Character height |  |  |  |  |  |  |
| RSPACE | FDOh (w) | - | - | - | Row to row spacing |  |  |  |  |
| OSDCON | FD1h (r/w) | OSDEN | BSEN | Shadow | FBEN | Blend | WENclr | RAMclr | FBKGC |
| OSDCON | FD2h (r/w) | - | - | - | DWE | HSP | VSP | - | - |
| CHSC | FD3h (w) |  |  |  |  |  | CSR | CSG | CSB |
| FSSTP | FD4h (w) | FSW | - | - | - | - | FSR | FSG | FSB |
| WINSW | FD5h (w) | WW41 | WW40 | WW31 | WW30 | WW21 | WW20 | WW11 | WW10 |
| WINSH | FD6h (w) | WH41 | WH40 | WH31 | WH30 | WH21 | WH20 | WH11 | WH10 |
| WINSC | FD7h (w) | - | R1 | G1 | B1 | - | R2 | G2 | B2 |
| WINSC | FD8h (w) | - | R3 | G3 | B3 | - | R4 | G4 | B4 |
| XDEL | FD9h (w) | - | - | - | - | - | D2 | D1 | D0 |

## Test Mode Condition

In normal application, users should avoid the MTV230M entering its test mode, outlined as follow:
Test Mode A: RESET $=1$ \& P5.7 $=1$ \& P5.6=0 \& P5.5=1 \& P5.4=0
Test Mode B: RESET's falling edge \& P5.7=0 \& P5.6=1 \& P5.5=1 \& P5.4=0
Writer Mode: RESET=1 \& P5.5=0 \& P5.4=1 \& "special serial data on OSDVS"

## ELECTRICAL PARAMETERS

## 1. Absolute Maximum Ratings

at: $\mathrm{Ta}=0$ to $70^{\circ} \mathrm{C}, \mathrm{VSS}=0 \mathrm{~V}$

| Name | Symbol | Range | Unit |
| :--- | :---: | :---: | :---: |
| Maximum Supply Voltage | VDD | -0.3 to +4.0 | V |
| Maximum Input Voltage (except Open Drain Pin)) | Vin | -0.3 to VDD+0.3 | V |
| Maximum Input Voltage (Open Drain pin) | Vin | 6 | V |
| Maximum Operating Temperature | Topg | 0 to +70 | $^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature | Tstg | -25 to +125 | $\mathrm{o}^{\circ} \mathrm{C}$ |

## 2. Allowable Operating Conditions

at: $\mathrm{Ta}=0$ to $70^{\circ} \mathrm{C}, \mathrm{VSS}=0 \mathrm{~V}$

| Name | Symbol | Min. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | VDD | 3.0 | 3.6 | V |
| Input "H" Voltage | Vih | $0.7 \times$ VDD | VDD +0.3 | V |
| Input "L" Voltage | Vil | -0.3 | $0.25 \times$ VDD | V |
| Operating Freq. | Fopg | - | 15 | MHz |

## 3. DC Characteristics

at: $\mathrm{Ta}=0$ to $70^{\circ} \mathrm{C}, \mathrm{VDD}=5.0 \mathrm{~V}, \mathrm{VSS}=0 \mathrm{~V}$

| Name | Symbol | Condition | Min. | Typ. | Max. | Unit |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Output "H" Voltage, open drain pin | Voh1 | loh=0uA | 2.7 |  |  | V |
| Output "H" Voltage, 8051 I/O port pin | Voh2 | loh=-50uA | 2.7 |  |  | V |
| Output "H" Voltage, CMOS | Voh3 | loh=-5mA | 2.7 |  |  | V |
| Output "L" Voltage | Vol | lol=8mA |  |  | 0.4 | V |
| Power Supply Current | Idd | Active |  | 18 | 4 | mA |
|  |  | ldle |  | 1.3 | 4.0 | mA |
|  |  | Power-Down |  | 50 | 80 | uA |
| RST Pull-Down Resistor | Rrst | VDD=3.3V | 100 |  | 250 | Kohm |
| Pin Capacitance | Cio |  |  |  | 15 | pF |

## 4. AC Characteristics

at: $\mathrm{Ta}=0$ to $70^{\circ} \mathrm{C}, \mathrm{VDD}=5.0 \mathrm{~V}, \mathrm{VSS}=0 \mathrm{~V}$

| Name | Symbol | Condition | Min. | Typ. | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal Frequency | fXtal |  |  | 12 |  | MHz |
| PWM DAC Frequency | fDA | $\mathrm{fXtal}=12 \mathrm{MHz}$ | 46.875 |  | 94.86 | KHz |
| HS input pulse Width | tHIPW | $\mathrm{fXtal}=12 \mathrm{MHz}$ | 0.3 |  | 8 | uS |
| VS input pulse Width | tVIPW | fX tal $=12 \mathrm{MHz}$ | 3 |  |  | uS |
| H+V to Vblank output delay | tVVBD | $\mathrm{fXtal}=12 \mathrm{MHz}$ |  | 8 |  | uS |
| VS pulse width in H+V signal | tVCPW | FXtal $=12 \mathrm{MHz}$ | 20 |  |  | uS |
| SDA to SCL setup time | tDCSU |  | 200 |  |  | ns |
| SDA to SCL hold time | tDCH |  | 100 |  |  | ns |
| SCL high time | tSCLH |  | 500 |  |  | ns |


| SCL low time | tSCLL |  | 500 |  |  | ns |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| START condition setup time | tSU:STA |  | 500 |  |  | ns |
| START condition hold time | tHD:STA |  | 500 |  |  | ns |
| STOP condition setup time | tSU:STO |  | 500 |  |  | ns |
| STOP condition hold time | tHD:STO |  | 500 |  |  | ns |



Data interface timing ( ${ }^{2} \mathrm{C}$ )

## PACKAGE DIMENSION

## 1. 42 pin SDIP Unit: mm





## 2. 44 pin PLCC Unit:



## Ordering Information

Standard Configurations:

| Prefix | Part Type | Package Type | ROM Size (K) |
| :---: | :---: | :---: | :---: |
| MTV | 230 M | S: SDIP <br> V: PLCC | 64 |

Part Numbers:

| Prefix | Part Type | Package Type | ROM Size (K) |
| :---: | :---: | :---: | :---: |
| MTV | 230 M | V | 64 |
| MTV | 230 M | F | 64 |

