# INTEGRATED CIRCUITS



Product specification Replaces data sheets 87C524 of 1998 May 01 and 87C528 of 1998 May 01 IC28 Data Handbook 1999 Jul 23



Philips Semiconductors

## 87C524/87C528



#### DESCRIPTION

The 87C528 single-chip 8-bit microcontroller is manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The 87C528 has the same instruction set as the 80C51. Three versions of the derivative exist:

- 83C528—32k bytes ROM
- 83C524—16k bytes ROM
- 80C528—ROMless version of the 83C528
- 87C528—32k bytes EPROM
- 87C524—16k bytes EPROM

This device provides architectural enhancements that make it applicable in a variety of applications in consumer, telecom and general control systems, especially in those systems which need large ROM and RAM capacity on-chip.

The 87C528 contains a 32k × 8 EPROM and the 87C524 contains a 16k x 8 EPROM. Both devices have a  $512 \times 8$  RAM, four 8-bit I/O ports, two 16-bit timer/event counters (identical to the timers of the 80C51), a 16-bit timer (identical to the timer 2 of the 80C52), a watchdog timer with a separate oscillator, a multi-source, two-priority-level, nested interrupt structure, two serial interfaces (UART and I<sup>2</sup>C-bus), and on-chip oscillator and timing circuits.

In addition, the 87C524/87C528 has two software selectable modes of power reduction—idle mode and power-down mode. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative.

## FEATURES

- 80C51 instruction set
  - 512×8 RAM
  - Memory addressing capability 64k ROM and 64k RAM
  - Three 16-bit counter/timers
  - On-chip watchdog timer with oscillator
  - Full duplex UART
  - I<sup>2</sup>C serial interface
- Power control modes:
  - Idle mode
  - Power-down mode
  - Warm start from power-down
- CMOS and TTL compatible
- Extended temperature ranges
- EPROM code protection
- OTP package available
- 16 MHz speed at V<sub>CC</sub> = 5 V

#### **ORDERING INFORMATION**

| EPROM        | TEMPERATURE °C RANGE<br>AND PACKAGE      | FREQ<br>(MHz) | Drawing<br>Number |
|--------------|------------------------------------------|---------------|-------------------|
| P87C528EBP N | 0 to +70, Plastic Dual In-line Package   | 16            | SOT129-1          |
| P87C528EBA A | 0 to +70, Plastic Leaded Chip Carrier    | 16            | SOT187-2          |
| P87C528EBB B | 0 to +70, Plastic Quad Flat Pack         | 16            | SOT307-2          |
| P87C528EFP N | -40 to +85, Plastic Dual In-line Package | 16            | SOT129-1          |
| P87C528EFB B | -40 to +85, Plastic Quad Flat Pack       | 16            | SOT307-2          |
| P87C524EBA A | 0 to +70, Plastic Leaded Chip Carrier    | 16            | SOT187-2          |
| P87C524EBB B | 0 to +70, Plastic Quad Flat Pack         | 16            | SOT307-2          |

NOTE:

1. For ROM & ROMless devices, see data sheet P8X524/528.

## 87C524/87C528

## **BLOCK DIAGRAM**



## LOGIC SYMBOL



## 87C524/87C528



# PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS



### PLASTIC QUAD FLAT PACK PIN FUNCTIONS



## 87C524/87C528

## **PIN DESCRIPTIONS**

| V <sub>DD</sub> 40         44         38         1         Power Supply: -5 V power supply pin during normal operation, Idle mode and<br>Power-down mode.           P0.0-0.7         39-32         43-36         37-30         I/O         Port 0: Fort 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to<br>them float and can be used as injuhi-pinedance injubit. Fort 0 is also the multiplexed<br>low-order address and data bus during accesses to external program and data memory. If<br>this application, in uses strong internal puli-ups them emitting 1s.           P1.0-P1.7         1-8         2-9         40-44         I/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal puli-ups is except P1.8 and P1.7<br>which have open drain. Port 1 pinsus. As inputs, Port 1 excerves the low-order<br>bid will source current because of the internal puli-ups. Gene DC Electrical Characteristics<br>It, 1). Port 1: can sink/source one TTL 4 LSTL 1 inputs. Port 1 excerves the low-order<br>biner 2:           1         2         40         1         T2E (P1.1): Time/counter 2 external count input (following edge triggered).           2         3         41         1         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>internal 2.           2         3         41         1         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>internal 2.           2         43         10         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>instrato them are pulied high by the int                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |       | PIN NO. |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> 40         44         38         1         Power Supply: -5 V power supply pin during normal operation, Idle mode and<br>Power-down mode.           P0.0-0.7         39-32         43-36         37-30         I/O         Port 0: Fort 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to<br>them float and can be used as injuhi-pinedance injubit. Fort 0 is also the multiplexed<br>low-order address and data bus during accesses to external program and data memory. If<br>this application, in uses strong internal puli-ups them emitting 1s.           P1.0-P1.7         1-8         2-9         40-44         I/O         Port 1: Port 1 is an 8-bit bidirectional I/O port with internal puli-ups is except P1.8 and P1.7<br>which have open drain. Port 1 pinsus. As inputs, Port 1 excerves the low-order<br>bid will source current because of the internal puli-ups. Gene DC Electrical Characteristics<br>It, 1). Port 1: can sink/source one TTL 4 LSTL 1 inputs. Port 1 excerves the low-order<br>biner 2:           1         2         40         1         T2E (P1.1): Time/counter 2 external count input (following edge triggered).           2         3         41         1         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>internal 2.           2         3         41         1         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>internal 2.           2         43         10         T2E (P1.1): Time/counter 2 external count input (will source current because of the<br>instrato them are pulied high by the int                                                                                                                                                                                                                                                                                                                                                                                                                                     | MNEMONIC                           | DIP   | LCC     | QFP   | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P1.0-P1.7         1-8         2-9         40-44         I/O           P1.0-P1.7         1-8         2-9         40-44         I/O         Port 1: Port 1 is an 3-bit bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 which have open drain. Port 1 pins that have 1 switten to them are pulled high the internal pull-ups, except P1.6 and P1.7 which have open drain. Port 1 pins that have 1 switten to them are pulled high the internal pull-ups. [See DC Electrical Characteristics I/O, Port 1: Port 1 is an 3-bit bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 which have open drain. Port 1 pins that have 1 switten to them are pulled high the internal pull-ups. Port 1 receives the low-order address byte during program memory verification. Port 1 also serves alternate functions to internal pull-ups. Port 1 receives the low-order address byte during program memory verification. Port 1 also serves alternate functions to internal pull-ups. Port 2 Pins that are external pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to them are pulled high the internal pull-ups. Port 2 pins that have 1 switch to the set als inputs. Ave 1 (PV 2) switch to the maternal bit pinc of the SCOCC1 formity as listed below.           P3.0-P3.7 <t< td=""><td>V<sub>SS</sub><br/>V<sub>DD</sub></td><td></td><td></td><td></td><td></td><td>Power Supply: +5 V power supply pin during normal operation, Idle mode and</td></t<> | V <sub>SS</sub><br>V <sub>DD</sub> |       |         |       |      | Power Supply: +5 V power supply pin during normal operation, Idle mode and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| P3.0-P3.7     10-17     1.1-3     which have open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups of can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics 1), Port 1 can trans the low-order address byte during program memory verification. Port 1 also serves alternate functions for time?       1     2     40     1     T2 (P1.6): Timer/counter 2 external count input (following edge triggered).       7     8     2     1/O     SCL (P1.6): PC serial port data line.       P2.0-P2.7     21-28     24-31     18-25     1/O     Port 2: car 2: car 3: bit bit forectional (MO port with internal pull-ups. Port 2 prins that have external the mare pulled by the internal pull-ups and can be used as inputs. As inputs, port 2 prins that are external with the figh-order address byte during fetches from external the figh-order address byte during fetches from external to source current because of the pull-ups. (See DC Electrical Characteristics tu). Port 2 emits that have et as inputs. As inputs, port 2 prins that are external data memory that use 8-bit addresses (MOV @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @DPTR). In this application, it uses strong internal pull-ups. (See DC Electrical Characteristics tu). Port 3 pins that have et a singuts. As inputs. port 3 pins that are external by the pull-ups. Port 3 pins that are external by the pull-ups. Port 3 pins that have et a singuts. As inputs. Port 3 pins that are external program memory will be addresses to external data memory that use 8-bit didresses (MOV @DPTR). In this application, it uses strong i                                                                                                                                                                                                                                         | P0.0–0.7                           | 39–32 | 43–36   | 37–30 | I/O  | them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2       3       41       1       TZEX (Pi.1): Timer/counter 2 trigger input.         9       3       1/0       SDA (P1.5): I <sup>2</sup> C serial port clock line.         9       21–28       24–31       18–25       1/0       SDA (P1.7): I <sup>2</sup> C serial port clock line.         9       21–28       24–31       18–25       1/0       Port 2: Port 2: s an 8-bit bidirectional 1/0 port with internal pull-ups and can be used as inputs. As input-sp. (See CE lectrical Characteristics: It.). Port 2 emits the high-order address byte during factoses to external data memory that use 6 16-bit addresses (MOVX @IN), port 2 emits the supplication, it uses strong internal pull-ups. (See CE Electrical Characteristics: It.). Port 2 emits the supplication, it uses for addresses (MOV @IN), port 2 emits the contents of the P2 special function register.         P3.0–P3.7       10–17       11, 5       1/0       Port 3: Port 3 is an 8-bit bidirectional 1/0 port with internal pull-ups. Port 3 pins that have ts 6-bit addresses (MOV @IN), port 2 emits the contents of the P2 special function register.         P3.0–P3.7       10–17       11, 5       1/0       Port 3: Port 3 is an 8-bit bidirectional 1/0 port with internal pull-ups. Port 3 pins that have ts 6-bit addresses (MOV @IN), port 2 emits the scale address as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: It.). Port 3 also serves the special function register.         10       11       5       1       RxD (P3.3): Setrain and uput port                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P1.0–P1.7                          | 1–8   | 2–9     |       | I/O  | which have open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 1 can sink/source one TTL (4 LSTTL) inputs. Port 1 receives the low-order address byte during program memory verification. Port 1 also serves alternate functions for                                                                                                                                                                 |
| 7       8       2       I/O       SCL (P1.9): I/C serial port dock line.         P2.0–P2.7       21-28       24-31       18-25       I/O       Pot 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have fa writen to them are pulled high by the internal pull-ups and can be used as inputs. As inputs. Nort 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: In.). Port 2 emits the high-order address by the uning teches from external forgram memory and during accesses to external data memory that use 16-bit addresses (MOV @ DPTR). In this application, it uses strong internal pull-ups when emitting 15. During accesses to external data memory that use 8-bit addresses (MOV @ RI), port 2 emits the contents of the P2 special function register.         P3.0–P3.7       10–17       11, 5, 10/O       Fort 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1's written to them are pulled high by the internal pull-ups. Port 3 pins that have 1's written to them are pulled high by the internal pull-ups. Port 3 pins that have 1's written to them are pulled high by the internal pull-ups. Port 3 pins that have 1's written to them are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics II). Port 3 also serves the special fleatures of the Stateman 1's 1's 1's rol 1's                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                    | 1     | 2       | 40    | 1    | T2 (P1.0): Timer/counter 2 external count input (following edge triggered).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8         9         3         I/O         SDA (P1.7): I <sup>2</sup> C serial port data line.           P2.0–P2.7         21–28         24–31         18–25         I/O         Port 2: Port 2: san 8-bit bid/rectional I/O port with internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (BCC Characteristics: II,). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 6-bit addresses (MOV @PIR), Dort 2 emits application, it uses strong internal pull-ups when emitting 15. During accesses to external data memory that use 6-bit addresses (MOV @PIR), Dort 2 emits the contents of the P2 special function register.           P3.0–P3.7         10–17         11, 5         I/O         Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Nort 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: II,). Port 3 also serves the special features of the SC80C5f family, as listed below:           10         11         5         I         RxD (P3.1): Serial output port           11         13         7         O         TxD (P3.1): Serial output port           12         14         8         1         INTG (P3.2): External interrupt           13         15         9         1         INTG (P3.6): External interrupt           14         16         10         1         TQ (P3.6):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                    |       |         |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P2.0-P2.7       21-28       24-31       18-25       VO       Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. And can be used as inputs. As inputs, port 2 pins that are externally being pulled to will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>u</sub> ). Port 2 emits the high-order address by the during tetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOV @DPTR). In this application, it uses strong internal pull-ups when emitting 15. During accesses to external data memory that use 6-bit addresses (MOV @DPTR). In this application, it uses strong internal pull-ups and the memory and during accesses to external data memory that use 6-bit addresses (MOV @RI), port 2 emits the contents of the P2 special function register.         P3.0-P3.7       10-17       11, 5, 17-13       VO       Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1's written to them are pulled high by the internal pull-ups. Port 3 pins that have 1's written to them are pulled high by the internal pull-ups. Port 3 pins that have 1's written to them are externally being pulled one are bused as inputs. As inputs, port 3 pins that are external hybeing pulled pulles are based as inputs. As 10 (P3.0): Serial input port         10       11       5       1       RxD (P3.0): Serial input port         13       15       9       1       INTT (P3.3): External interrupt         14       16       10       1       17 (P3.4): Timer 0 external input port         15       17       11       1       17 (P3.5): External d                                                                                                                                                                                                                                                                                                                                                                                              |                                    |       | -       |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| P3.0-P3.710-1711,<br>11,<br>13-195,<br>13-19I/OPort 3: Port 3 is an 8-bit bid/rectional (bid) by the internal pull-ups, internet because of the internal pull-ups, internet pull-ups, internal pull-ups, internet pul                                                                      |                                    | -     | -       | -     |      | SDA (P1.7): I <sup>2</sup> C serial port data line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13-197-131s written to them are pulled hip by the internal pull-ups and can be used as inputs. As<br>inputs, port 3 pins that are externally being pulled low will source current because of the<br>pull-ups. (See DC Electrical Characteristics: It_D. Port 3 also serves the special features of<br>the SC80C51 family, as listed below:10115IRxD (P3.0): Serial input port12148IINTT (P3.2): External interrupt13159IINTT (P3.3): External interrupt141610ITO (P3.4): Time 0 external input151711IT1 (P3.5): Time 1 external input161812OWR (P3.6): External data memory write strobeRST9104I/OALE303327I/OAddress Latch Enable: Output put frequency, and can be used for external inputPSEN293226PSEN293226PSEN293226IA1Stipped during each access to external program memory. When the device is<br>executing code from the external program memory. When the device is<br>executing code from the external program memory. When the device is<br>executing code from the external program memory. SEN is activated wrice each machine<br>cycle, except that two PSEN activations are skipped during RESET to enable the<br>is held high during RESET, the device executes from internal program memory.RST91011EA3135291EX3327I/OAddress Elable: The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P2.0-P2.7                          | 21–28 | 24–31   | 18–25 | I/O  | 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function |
| 11137OTxD (P3.1): Serial output port121481INTG (P3.2): External interrupt131591INTT (P3.3): External interrupt141610IT0 (P3.4): Time 0 external input1517111T1 (P3.3): External data memory write strobe161812OWR (P3.6): External data memory write strobe171913ORD (P3.7): External data memory read strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal<br>reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency, and can be used for external timing or clocking. Note that one ALI<br>pulse is skipped during each access to external program memory. When the device is<br>executing code from the external program memory. PSEN is activated twice each machine<br>cycle, except that two PSEN story activations are skipped during each access to external at<br>memory. PSEN is not activated during fetches from internal program memory.EA313529IExternal Access Enable: EA must be externally held low during RESET to enable the<br>device to fetch code from external program memory locations 0000H to 7FFFH. If EA is<br>held high during RESET, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P3.0–P3.7                          | 10–17 |         |       | I/O  | 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of                                                                                                                                                                                                                                                                                                                                                 |
| 121481INTO (P3.2): External interrupt131591INTT (P3.3): External interrupt1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input1618120WR (P3.6): External data memory write strobe1719130RD (P3.7): External data memory read strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to VSS permits a power-on reset using only an external<br>capacitor to VDD. After a watchdog timer overflow, this pin is pulled high while the internal<br>reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                    | 10    | 11      | 5     | 1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 131591INTT (P3.3): External interrupt1416101T0 (P3.4): Timer 0 external input1517111T1 (P3.5): Timer 1 external input161812ORD (P3.6): External data memory write strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALI pulse is skipped during each access to external program memory. When the device is executing code from the external program memory. When the device is executing code from the external program memory. When the device is executing code from the external program memory. When the device is executing code from the external program memory. DSEN is activated twice each machine cycle, except that two PSEN activations are skipped during RESET to enable the device to fetch code from external program memory locations 0000H to 7FFFH. If EA is held high during RESET, the device executes from internal program memory.FA313529IExternal Access Enable: EA must be externally held low during RESET to enable the device to fetch code from external and 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inv                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    | 11    | 13      | 7     | 0    | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 141610IT0 (P3.4): Timer 0 external input151711IT1 (P3.5): Timer 1 external input161812OWR (P3.6): External data memory write strobe171913ORD (P3.7): External data memory read strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALI pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory. PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory.EA313529IExternal Access Enable: EA must be external program memory locations 0000H to 7FFFH. If EA is held high during RESET, the device exceutes from internal program memory unless the program counter contains an address greater than 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato circuits. <td></td> <td></td> <td></td> <td>-</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |       |         | -     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1517111T1 (P3.5): Timer 1 external input1618120WR (P3.6): External data memory write strobe1719130RD (P3.7): External data memory read strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external ting or clocking. Note that one ALI pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory. PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during fetches from internal program memory.EA313529IExternal Access Enable: EA must be externally held low during RESET to enable the device to fetch code from external program memory locations 0000H to 7FFFH. If EA is held high during RESET, the device scues from internal program memory unless the program counter contains an address greater than 7FFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                    |       | -       | -     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 161812OWR (P3.6): External data memory write strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal<br>reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency, and can be used for external timing or clocking. Note that one ALI<br>pulse is skipped during each access to external at memory.PSEN293226OProgram Store Enable: The read strobe to external program memory. When the device is<br>executing code from the external program memory. PSEN is activated twice each machine<br>cycle, except that two PSEN activations are skipped during each access to external data<br>memory. PSEN is not activated during fetches from internal program memory.EA313529IExternal Access Enable: Enable: Enally regram memory locations 0000H to 7FFFH. If EA is<br>held high during RESET, the device executes from internal program memory unless the<br>program counter contains an address greater than 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |       | -       | -     |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RST171913ORD (P3.7): External data memory read strobeRST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALI pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: The read strobe to external program memory. PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory.EA313529IExternal Access Enable: EA must be externally held low during RESET to enable the device is held high during RESET, the device executes from internal program memory unless the program counter contains an address greater than 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                    |       |         |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RST9104I/OReset: A high on this pin for two machine cycles while the oscillator is running, resets the<br>device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external<br>capacitor to V <sub>DD</sub> . After a watchdog timer overflow, this pin is pulled high while the internal<br>reset signal is active.ALE303327I/OAddress Latch Enable: Output pulse for latching the low byte of the address during an<br>access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6<br>the oscillator frequency, and can be used for external timing or clocking. Note that one ALI<br>pulse is skipped during each access to external data memory.PSEN293226OProgram Store Enable: The read strobe to external program memory. When the device is<br>executing code from the external program memory, PSEN is activated twice each machine<br>cycle, except that two PSEN activations are skipped during each access to external data<br>memory. PSEN is not activated during fetches from internal program memory.EA313529IExternal Access Enable: EA must be externally held low during RESET to enable the<br>device to fetch code from external program memory unless the<br>program counter contains an address greater than 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                    |       |         |       |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PSEN293226OProgram Store Enable: The read strobe to external data memory. When the device is<br>executing code from the external program memory. PSEN is activated twice each machine<br>cycle, except that two PSEN activations are skipped during each access to external data<br>memory. PSEN is activated twice each machine<br>cycle, except that two PSEN activations are skipped during RESET to enable the<br>device to fetch code from external program memory locations 0000H to 7FFFH. If EA is<br>held high during RESET, the device executes from internal program memory unless the<br>program counter contains an address greater than 7FFFH. EA is don't care after RESET.XTAL1192115ICrystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RST                                |       | -       | -     |      | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{DD}$ . After a watchdog timer overflow, this pin is pulled high while the internal                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>EA</li> <li>31</li> <li>35</li> <li>29</li> <li>I External Access Enable: EA must be external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.</li> <li>EA</li> <li>31</li> <li>35</li> <li>29</li> <li>I External Access Enable: EA must be externally held low during RESET to enable the device to fetch code from external program memory locations 0000H to 7FFFH. If EA is held high during RESET, the device executes from internal program memory unless the program counter contains an address greater than 7FFFH. EA is don't care after RESET.</li> <li>XTAL1</li> <li>19</li> <li>21</li> <li>15</li> <li>I Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generato circuits.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ALE                                | 30    | 33      | 27    | I/O  | access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| XTAL1192115ICrystal 1:<br>Input to the inverting oscillator amplifier and input to the internal clock generato<br>circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PSEN                               | 29    | 32      | 26    | 0    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ĒĀ                                 | 31    | 35      | 29    | I    | device to fetch code from external program memory locations 0000H to 7FFFH. If EA is held high during RESET, the device executes from internal program memory unless the                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| XTAL 2 18 20 14 O Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | XTAL1                              | 19    | 21      | 15    | I    | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | XTAL2                              | 18    | 20      | 14    | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 87C524/87C528

## Table 1. 8XC524/8XC528 Special Function Registers

| SYMBOL                                          | DESCRIPTION                                                                                                 | DIRECT<br>ADDRESS                             | BIT<br>MSB |      | SS, SYME | BOL, OR A | LTERNAT | IVE PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE                                       |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------|------|----------|-----------|---------|----------|---------|----------|------------------------------------------------------|
| ACC*                                            | Accumulator                                                                                                 | E0H                                           | E7         | E6   | E5       | E4        | E3      | E2       | E1      | E0       | 00H                                                  |
| B*                                              | B register                                                                                                  | F0H                                           | F7         | F6   | F5       | F4        | F3      | F2       | F1      | F0       | 00H                                                  |
| DPTR:<br>DPH<br>DPL                             | Data pointer (2 bytes):<br>Data pointer high<br>Data pointer low                                            | 83H<br>82H                                    |            |      |          |           |         |          |         |          | 00H<br>00H                                           |
|                                                 |                                                                                                             |                                               | AF         | AE   | AD       | AC        | AB      | AA       | A9      | A8       |                                                      |
| IE*#                                            | Interrupt enable                                                                                            | A8H                                           | EA         | ES1  | ET2      | ES0       | ET1     | EX1      | ET0     | EX0      | 00H                                                  |
|                                                 |                                                                                                             |                                               | BF         | BE   | BD       | BC        | BB      | BA       | B9      | B8       |                                                      |
| IP*#                                            | Interrupt priority                                                                                          | B8H                                           | _          | PS1  | PT2      | PS0       | PT1     | PX1      | PT0     | PX0      | x0000000B                                            |
|                                                 |                                                                                                             |                                               | 87         | 86   | 85       | 84        | 83      | 82       | 81      | 80       |                                                      |
| P0*                                             | Port 0                                                                                                      | 80H                                           | AD7        | AD6  | AD5      | AD4       | AD3     | AD2      | AD1     | AD0      | FFH                                                  |
|                                                 |                                                                                                             |                                               | 97         | 96   | 95       | 94        | 93      | 92       | . 91    | 90       | 1                                                    |
| P1*                                             | Port 1                                                                                                      | 90H                                           | SDA        | SEL  | -        | -         | -       | -        | T2EX    | T2       | FFH                                                  |
|                                                 |                                                                                                             |                                               | 02/1       |      |          |           |         |          |         |          |                                                      |
|                                                 |                                                                                                             |                                               | A7         | A6   | A5       | A4        | A3      | A2       | A1      | A0       |                                                      |
| P2*                                             | Port 2                                                                                                      | A0H                                           | A15        | A14  | A13      | A12       | A11     | A10      | A9      | A8       | FFH                                                  |
|                                                 |                                                                                                             |                                               | B7         | B6   | B5       | B4        | B3      | B2       | B1      | B0       |                                                      |
| P3*                                             | Port 3                                                                                                      | B0H                                           | RD         | WR   | T1       | T0        | INT1    | INT0     | TxD     | RxD      | FFH                                                  |
| PCON                                            | Power control                                                                                               | 87H                                           | SMOD       | -    | -        | -         | GF1     | GF0      | PD      | IDL      | 0xxx0000B                                            |
|                                                 |                                                                                                             |                                               | D7         | D6   | D5       | D4        | D3      | D2       | D1      | D0       |                                                      |
| PSW*                                            | Program status word                                                                                         | D0H                                           | CY         | AC   | F0       | RS1       | RS0     | OV       | F1      | Р        | 00H                                                  |
| RCAP2H#<br>RCAP2L#<br>SBUF                      | Capture high<br>Capture low<br>Serial data buffer                                                           | CBH<br>CAH<br>99H                             |            |      |          |           | -       |          | •       |          | 00H<br>00H<br>xxxxxxB                                |
|                                                 |                                                                                                             |                                               | 9F         | 9E   | 9D       | 9C        | 9B      | 9A       | 99      | 98       |                                                      |
| SCON*                                           | Serial controller                                                                                           | 98H                                           | SM0        | SM1  | SM2      | REN       | TB8     | RB8      | ТІ      | RI       | 00H                                                  |
| S1BIT#                                          | Serial I <sup>2</sup> C data                                                                                | D9H/RD                                        | SDI        | 0    | 0        | 0         | 0       | 0        | 0       | 0        | x0000000B                                            |
|                                                 |                                                                                                             | WR                                            | SD0        | Х    | Х        | Х         | Х       | Х        | Х       | Х        | 0xxxxxxB                                             |
| S1INT#                                          | Serial I <sup>2</sup> C interrupt                                                                           | DAH                                           | INT        | Х    | Х        | Х         | Х       | Х        | Х       | Х        | 0xxxxxxB                                             |
| 0.4000tu                                        |                                                                                                             |                                               | DF         | DE   | DD       | DC        | DB      | DA       | D9      | D8       |                                                      |
| S1SCS*#                                         | Serial I <sup>2</sup> C control                                                                             | D8H/RD                                        | SDI        | SCI  | CLH      | BB        | RBF     | WBF      | STR     | ENS      | xxxx0000B                                            |
| SP                                              | Ctool pointor                                                                                               | WR                                            | SD0        | SC0  | CLH      | Х         | Х       | Х        | STR     | ENS      | 00xxxx00B<br>07H                                     |
| 34                                              | Stack pointer                                                                                               | 81H                                           | 8F         | 8E   | 8D       | 8C        | 8B      | 8A       | 89      | 88       |                                                      |
| TCON*                                           | Timer control                                                                                               | 88H                                           | TF1        | TR1  | TF0      | TR0       | IE1     | IT1      | IE0     | IT0      | 00H                                                  |
| TCON                                            |                                                                                                             | 0011                                          | CF         | CE   | CD       | CC        | CB      | CA       | C9      | C8       | 0011                                                 |
| T2CON*#                                         | Timer 2 control                                                                                             | С8Н                                           | TF2        | EXF2 | RCLK     | TCLK      | EXEN2   | TR2      | C/T2    | CP/RL2   | 00H                                                  |
| TH0<br>TH1<br>TH2#<br>TL0<br>TL1<br>TL2#<br>T3# | Timer high 0<br>Timer high 1<br>Timer high 2<br>Timer low 0<br>Timer low 1<br>Timer low 2<br>Watchdog timer | 8CH<br>8DH<br>CDH<br>8AH<br>8BH<br>CCH<br>FFH |            |      |          |           |         |          |         | 1        | 00H<br>00H<br>00H<br>00H<br>00H<br>00H<br>00H<br>00H |
| TMOD                                            | Timer mode                                                                                                  | 89H                                           | GATE       | C/T  | M1       | MO        | GATE    | C/T      | M1      | MO       | 00Н                                                  |
| WDCON#                                          | Watchdog control                                                                                            | A5H                                           |            |      |          |           |         |          |         |          | A5H                                                  |

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

## 87C524/87C528

#### Table 2. Internal and External Program Memory Access with Security Bit Set

| INSTRUCTION                     | ACCESS TO INTERNAL<br>PROGRAM MEMORY | ACCESS TO EXTERNAL<br>PROGRAM MEMORY |
|---------------------------------|--------------------------------------|--------------------------------------|
| MOVC in internal program memory | YES                                  | YES                                  |
| MOVC in external program memory | NO                                   | YES                                  |

#### INTERNAL DATA MEMORY

The internal data memory is divided into three physically separated segments: 256 bytes of RAM, 256 bytes of AUX-RAM, and a 128 bytes special function area. These can be addressed each in a different way.

- RAM 0 to 127 can be addressed directly and indirectly as in the 80C51. Address pointers are R0 and R1 of the selected register bank.
- RAM 128 to 255 can only be addressed indirectly as in the 80C51.
   Address pointers are R0 and R1 of the selected register bank.
- AUX-RAM 0 to 255 is indirectly addressed in the same way as external data memory with the MOVX instructions. Address pointers are R0, R1 of the selected register bank and DPTR. An access to AUX-RAM 0 to 255 will not affect ports P0, P2, P3.6 and P3.7.

An access to external data memory locations higher than 255 will be performed with the MOVX DPTR instructions in the same way as in the 8051 structure, so with P0 and P2 as data/address bus and P3.6 and P3.7 as write and read timing signals. Note that these external data memory cannot be accessed with R0 and R1 as address pointer.

#### TIMER 2

Timer 2 is functionally equal to the Timer 2 of the 8052AH. Timer 2 is a 16-bit timer/counter. These 16 bits are formed by two special function registers TL2 and TH2. Another pair of special function register RCAP2L and RCAP2H form a 16-bit capture register or a 16-bit reload register. Like Timer 0 and 1, it can operate either as a timer or as an event counter. This is selected by bit C/T2N in the special function register T2CON. It has three operating modes: capture, autoload, and baud rate generator mode which are selected by bits in T2CON.

#### WATCHDOG TIMER T3

The watchdog timer consists of an 11-bit prescaler and an 8-bit timer formed by special function register T3. The prescaler is incremented by an on-chip oscillator with a fixed frequency of 1MHz. The maximum tolerance on this frequency is -50% and +100%. The 8-bit timer increments every 2048 cycles of the on-chip oscillator. When a timer overflow occurs, the microcontroller is reset and a reset output pulse of  $16 \times 2048$  cycles of the on-chip oscillator is generated at pin RST. The internal RESET signal is not inhibited when the external RST pin is kept low by, for example, an external reset circuit. The RESET signal drives port 1, 2, 3 into the high state and port 0 into the high impedance state.

The watchdog timer is controlled by one special function register WDCON with the direct address location A5H. WDCON can be read and written by software. A value of A5H in WDCON halts the on-chip oscillator and clears both the prescaler and timer T3. After the RESET signal, WDCON contains A5H. Every value other than A5H in WDCON enables the watchdog timer. When the watchdog timer is enabled, it runs independently of the XTAL-clock.

Timer T3 can be read on the fly. Timer T3 can only be written if WDCON contains the value 5AH. A successful write operation to T3 will clear the prescaler and WDCON, leaving the watchdog enabled and preventing inadvertent changes of T3. To prevent an overflow of the watchdog timer, the user program has to reload the watchdog timer within periods that are shorter than the programmed watchdog timer internal. This time interval is determined by an 8-bit value that has to be loaded in register T3 while at the same time the prescaler is cleared by hardware.

Watchdog timer interval =  $\frac{[256 - (T3)] \times 2048}{on - chip \text{ oscillator frequency}}$ 

## **BIT-LEVEL I<sup>2</sup>C INTERFACE**

This bit-level serial I/O interface supports the I<sup>2</sup>C-bus. P1.6/SCL and P1.7/SDA are the serial I/O pins. These two pins meet the I<sup>2</sup>C specification concerning the input levels and output drive capability. Consequently, these pins have an open drain output configuration. All the four modes of the I<sup>2</sup>C-bus are supported:

- master transmitter
  master receiver
- slave transmitter
- slave receiver

The advantages of the bit-level  $I^2C$  hardware compared with a full software  $I^2C$  implementation are:

- the hardware can generate the SCL pulse
- Testing a single bit (RBF respectively, WBF) is sufficient as a check for error free transmission.

The bit-level I<sup>2</sup>C hardware operates on serial bit level and performs the following functions:

- filtering the incoming serial data and clock signals
- recognizing the START condition
- generating a serial interrupt request SI after reception of a START condition and the first falling edge of the serial clock
- recognizing the STOP condition
- recognizing a serial clock pulse on the SCL line
- latching a serial bit on the SDA line (SDI)
- stretching the SCL LOW period of the serial clock to suspend the transfer of the next serial data bit
- setting Read Bit Finished (RBF) when the SCL clock pulse has finished and Write Bit Finished (WBF) if there is no arbitration loss detected (i.e., SDA = 0 while SDO = 1)
- setting a serial clock Low-to-High detected (CLH) flag
- setting a Bus Busy (BB) flag on a START condition and clearing this flag on a STOP condition
- releasing the SCL line and clearing the CLH, RBF and WBF flags to resume transfer of the next serial data bit
- generating an automatic clock if the single bit data register S1BIT is used in master mode.

The following functions must be done in software:

- handling the I<sup>2</sup>C START interrupts
- converting serial to parallel data when receiving
- converting parallel to serial data when transmitting
- comparing the received slave address with its own
- interpreting the acknowledge information
- guarding the I<sup>2</sup>C status if RBF or WBF = 0.

## 87C524/87C528

Additionally, if acting as master:

- generating START and STOP conditions
- handling bus arbitration
- generating serial clock pulses if S1BIT is not used.

Three SFRs control the bit-level  $\mathsf{I}^2\mathsf{C}$  interface: S1INT, S1BIT and S1SCS.

### **INTERRUPT SYSTEM**

The interrupt structure of the 8XC528 is the same as that used in the 80C51, but includes two additional interrupt sources: one for the third timer/counter, T2, and one for the  $I^2C$  interface. The interrupt enable and interrupt priority registers are IE and IP.

#### IE: Interrupt Enable Register

This register is located at address A8H. Refer to Table 3.

#### IE SFR (A8H)

| 7  | 6   | 5   | 4  | 3   | 2   | 1   | 0   |
|----|-----|-----|----|-----|-----|-----|-----|
| EA | ES1 | ET2 | ES | ET1 | EX1 | ET0 | EX0 |

#### **IP: Interrupt Priority Register**

This register is located at address B8H. Refer to Table 4.

#### IP SFR (B8H)

| 7 | 6   | 5   | 4  | 3   | 2   | 1   | 0   |
|---|-----|-----|----|-----|-----|-----|-----|
| - | PS1 | PT2 | PS | PT1 | PX1 | PT0 | PX0 |

#### Table 3. Description of IE Bits

| MNEMONIC | BIT  | FUNCTION                                                                                                                                  |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| EA       | IE.7 | General enable/disable control:<br>0 = <b>NO</b> interrupt is enabled.<br>1 = <b>ANY</b> individually enabled interrupt will be accepted. |
| ES1      | IE.6 | Enable bit-level I <sub>2</sub> C I/O interrupt                                                                                           |
| ET2      | IE.5 | Enable Timer 2 interrupt                                                                                                                  |
| ES       | IE.4 | Enable Serial Port interrupt                                                                                                              |
| ET1      | IE.3 | Enable Timer 1 interrupt                                                                                                                  |
| EX1      | IE.2 | Enable External interrupt 1                                                                                                               |
| ET0      | IE.1 | Enable Timer 0 interrupt                                                                                                                  |
| EX0      | IE.0 | Enable External interrupt 0                                                                                                               |

#### Table 4. Description of IP Bits

| MNEMONIC | BIT  | FUNCTION                                            |
|----------|------|-----------------------------------------------------|
| -        | IP.7 | Reserved.                                           |
| PS1      | IP.6 | Bit-level I <sup>2</sup> C interrupt priority level |
| PT2      | IP.5 | Timer 2 interrupt priority level                    |
| PS       | IP.4 | Serial Port interrupt priority level                |
| PT1      | IP.3 | Timer 1 interrupt priority level                    |
| PX1      | IP.2 | External Interrupt 1 priority level                 |
| PT0      | IP.1 | Timer 0 interrupt priority level                    |
| PX0      | IP.0 | External Interrupt 0 priority level                 |

The interrupt vector locations and the interrupt priorities are:

| Source |                       | Priority within Level |
|--------|-----------------------|-----------------------|
| Vector | Address               |                       |
| 0003H  | IE0                   | Highest               |
| 002BH  | TF2+EXF2              |                       |
| 0053H  | SI (I <sup>2</sup> C) |                       |
| 000BH  | TF0                   |                       |
| 0013H  | IE1                   |                       |
| 001BH  | TF1                   |                       |
| 0023H  | RI+TI                 | Lowest                |

## 87C524/87C528

#### **OSCILLATOR CHARACTERISTICS**

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the Logic Symbol.

To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed.

#### RESET

A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-up reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-up, the voltage on  $V_{DD}$  and RST must come up at the same time for a proper start-up.

#### **IDLE MODE**

In idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

#### **POWER-DOWN MODE**

In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. The power-down mode can be terminated by a RESET in the same way as in the 80C51 or in addition by one of two external interrupts, INT0 or INT1. A termination with an external interrupt does not affect the internal data memory and does not affect the special function registers. This makes it possible to exit power-down without changing the port output levels. To terminate the power-down mode with an external interrupt INTO or INT1 must be switched to level-sensitive and must be enabled. The external interrupt input signal INTO and INT1 must be kept low until the oscillator has restarted and stabilized. An instruction following the instruction that puts the device in the power-down mode will be executed. A reset generated by the watchdog timer terminates the power-down mode in the same way as an external RESET, and only the contents of the on-chip RAM are preserved. The control bits for the reduced power modes are in the special function register PCON.

#### **DESIGN CONSIDERATIONS**

At power-on, the voltage on  $V_{\text{DD}}$  and RST must come up at the same time for a proper start-up.

When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when idle is terminated by reset, the instruction following the one that invokes idle should not be one that writes to a port pin or to external memory.

Table 5 shows the state of I/O ports during low current operating modes.

| MODE       | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |  |
|------------|----------------|-----|------|--------|--------|---------|--------|--|
| Idle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |  |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |  |
| Power-down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |  |
| Power-down | External       | 0   | 0    | Float  | Data   | Data    | Data   |  |

#### Table 5. External Pin Status During Idle and Power-Down Modes

#### **ABSOLUTE MAXIMUM RATINGS**<sup>1, 2, 3</sup>

| PARAMETER                                                                                    | RATING                       | UNIT |
|----------------------------------------------------------------------------------------------|------------------------------|------|
| Operating temperature under bias                                                             | 0 to +70, or<br>-40 to +85   | °C   |
| Storage temperature range                                                                    | -65 to +150                  | °C   |
| Voltage on any other pin to V <sub>SS</sub>                                                  | –0.5 to V <sub>DD</sub> +0.5 | V    |
| Input, output current on any two pins                                                        | ±10                          | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.0                          | W    |

NOTES:

 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied.

2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima.

3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

## DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C (V<sub>DD</sub> = 5 V ±10%), -40°C to +85°C (V<sub>DD</sub> = 5 V ±10%), V<sub>SS</sub>=0 V

|                  |                                                                                |                               | TEST                                                       | LIN                                                | IITS                                                |          |
|------------------|--------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|----------|
| SYMBOL           | PARAMETER                                                                      | PART TYPE                     | CONDITIONS                                                 | MIN                                                | MAX                                                 |          |
| V <sub>IL</sub>  | Input low voltage,<br>except EA, P1.6/SCL, P1.7/SDA                            | 0°C to 70°C<br>-40°C to +85°C |                                                            | -0.5<br>-0.5                                       | 0.2V <sub>CC</sub> -0.1<br>0.2V <sub>CC</sub> -0.15 | V<br>V   |
| $V_{\text{IL1}}$ | Input low voltage to EA                                                        | 0°C to 70°C<br>-40°C to +85°C |                                                            | 0<br>0                                             | 0.2V <sub>CC</sub> -0.3<br>0.2V <sub>CC</sub> -0.35 | V<br>V   |
| V <sub>IL2</sub> | Input low voltage to P1.6/SCL, P1.7/SDA5                                       |                               |                                                            | -0.5                                               | 0.3 V                                               | V        |
| V <sub>IH</sub>  | Input high voltage,<br>except XTAL1, RST, P1.6/SCL, P1.7/SDA                   | 0°C to 70°C<br>-40°C to +85°C |                                                            | 0.2V <sub>CC</sub> +0.9<br>0.2V <sub>CC</sub> +1.0 | V <sub>CC</sub> +0.5<br>V <sub>CC</sub> +0.5        | V<br>V   |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                                 | 0°C to 70°C<br>-40°C to +85°C |                                                            | 0.7V <sub>CC</sub><br>0.7V <sub>CC</sub> +0.1      | V <sub>CC</sub> +0.5<br>V <sub>CC</sub> +0.5        | V<br>V   |
| V <sub>IH2</sub> | Input high voltage, P1.6/SCL, P1.7/SDA <sup>5</sup>                            |                               |                                                            | 3.0                                                | 6.0                                                 | V        |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3, except<br>P1.6/SCL, P1.7/SDA <sup>1</sup>   |                               | I <sub>OL</sub> = 1.6 mA <sup>1</sup>                      |                                                    | 0.45                                                | V        |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN <sup>1</sup>                             |                               | I <sub>OL</sub> = 3.2 mA <sup>1</sup>                      |                                                    | 0.45                                                | V        |
| V <sub>OL2</sub> | Output low voltage, P1.6/SCL, P1.7/SDA                                         |                               | I <sub>OL</sub> = 3.0 mA <sup>1</sup>                      |                                                    | 0.4                                                 | V        |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3                                             |                               | I <sub>OH</sub> = –60 μA<br>I <sub>OH</sub> = –25 μA       | 2.4<br>0.75V <sub>CC</sub>                         |                                                     | V<br>V   |
| V <sub>OH1</sub> | Output high voltage, Port 0 in external bus mode, ALE, PSEN, RST               |                               | I <sub>OH</sub> = -800 μA<br>I <sub>OH</sub> = -300 μA     | 2.4<br>0.75V <sub>CC</sub>                         |                                                     | V<br>V   |
| IIL              | Logical 0 input current, ports 1, 2, 3,<br>except P1.6/SCL, P1.7/SDA           | 0°C to 70°C<br>-40°C to +85°C | V <sub>IN</sub> = 0.45 V                                   |                                                    | -50<br>-75                                          | μΑ<br>μΑ |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3,<br>except P1.6/SCL, P1.7/SDA | 0°C to 70°C<br>-40°C to +85°C | See Note 3                                                 |                                                    | 650<br>750                                          | μΑ<br>μΑ |
| I <sub>IL1</sub> | Input leakage current, port 0                                                  |                               | $V_{IN} = V_{IL} \text{ or } V_{IH}$                       |                                                    | ±10                                                 | μA       |
| $I_{\rm IL2}$    | Input leakage current, P1.6/SCL, P1.7/SDA                                      |                               | 0 V <vi<6.0 v<br="">0 V<v<sub>CC&lt;6.0 V</v<sub></vi<6.0> |                                                    | ±10                                                 | μΑ<br>μΑ |
| I <sub>CC</sub>  | Power supply current:                                                          |                               | See Note 4                                                 |                                                    |                                                     |          |
|                  | Active mode @ 16 MHz                                                           | 0°C to 70°C<br>-40°C to +85°C |                                                            |                                                    | 25<br>35                                            | mA       |
|                  | Idle mode @ 16 MHz                                                             | 0°C to 70°C<br>-40°C to +85°C |                                                            |                                                    | 5<br>6                                              | mA       |
|                  | Power down mode                                                                |                               |                                                            |                                                    | 50                                                  | μΑ       |
| R <sub>RST</sub> | Internal reset pull-down resistor                                              |                               |                                                            | 50                                                 | 300                                                 | kΩ       |
| CIO              | Pin Capacitance                                                                |                               |                                                            |                                                    | 10                                                  | pF       |

NOTES:

Capacitive loading on Port 0 and Port 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port and port 2 pins when these pins make 1-to-0 transactions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: 10 mA per port pin, port 0 total (all bits) 26 mA, ports 1, 2, and total each (all bits) 15 mA.

 Capacitive loading on Ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9V<sub>CC</sub> specification when the address bits are stabilizing.

3. Pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2 V.

4. See Figures 10 through 13 for  $I_{CC}$  test conditions.

5. The input threshold voltage of P1.6 and P1.7 (SIO1) meets the I<sup>2</sup>C specification, so an input voltage below 1.5 V will be recognized as a logic 0 while an input voltage above 3.0 V will be recognized as a logic 1.

## 87C524/87C528

## AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup>

|                     |        |                                                            | 16MHz | CLOCK | VARIABL                  | E CLOCK                  |     |  |
|---------------------|--------|------------------------------------------------------------|-------|-------|--------------------------|--------------------------|-----|--|
| SYMBOL              | FIGURE | PARAMETER                                                  | MIN   | MAX   | MIN                      | MAX                      | υνі |  |
| 1/t <sub>CLCL</sub> | 1      | Oscillator frequency: Speed Versions<br>87C528 P878C528EXX |       |       | 3.5                      | 16                       | MHz |  |
| LHLL                | 1      | ALE pulse width                                            | 85    |       | 2t <sub>CLCL</sub> -40   |                          | ns  |  |
| t <sub>AVLL</sub>   | 1      | Address valid to ALE low                                   | 8     |       | t <sub>CLCL</sub> -55    |                          | ns  |  |
| t <sub>LLAX</sub>   | 1      | Address hold after ALE low                                 | 28    |       | t <sub>CLCL</sub> -35    |                          | ns  |  |
| t <sub>LLIV</sub>   | 1      | ALE low to valid instruction in                            |       | 150   |                          | 4t <sub>CLCL</sub> -100  | ns  |  |
| t <sub>LLPL</sub>   | 1      | ALE low to PSEN low                                        | 23    |       | t <sub>CLCL</sub> -40    |                          | ns  |  |
| t <sub>PLPH</sub>   | 1      | PSEN pulse width                                           | 143   |       | 3t <sub>CLCL</sub> -45   |                          | ns  |  |
| t <sub>PLIV</sub>   | 1      | PSEN low to valid instruction in                           |       | 83    |                          | 3t <sub>CLCL</sub> -105  | ns  |  |
| t <sub>PXIX</sub>   | 1      | Input instruction hold after PSEN                          | 0     |       | 0                        |                          | ns  |  |
| t <sub>PXIZ</sub>   | 1      | Input instruction float after PSEN                         |       | 38    |                          | t <sub>CLCL</sub> -25    | ns  |  |
| t <sub>AVIV</sub>   | 1      | Address to valid instruction in                            |       | 208   |                          | 5t <sub>CLCL</sub> -105  | ns  |  |
| t <sub>PLAZ</sub>   | 1      | PSEN low to address float                                  |       | 10    |                          | 10                       | ns  |  |
| Data Memo           | ry     | •                                                          |       | •     | •                        |                          |     |  |
| t <sub>RLRH</sub>   | 2, 3   | RD pulse width                                             | 275   |       | 6t <sub>CLCL</sub> -100  |                          | ns  |  |
| twlwh               | 2, 3   | WR pulse width                                             | 275   |       | 6t <sub>CLCL</sub> -100  |                          | ns  |  |
| t <sub>RLDV</sub>   | 2, 3   | RD low to valid data in                                    |       | 148   |                          | 5t <sub>CLCL</sub> -165  | ns  |  |
| t <sub>RHDX</sub>   | 2, 3   | Data hold after RD                                         | 0     |       | 0                        |                          | ns  |  |
| t <sub>RHDZ</sub>   | 2, 3   | Data float after RD                                        |       | 55    |                          | 2t <sub>CLCL</sub> -70   | ns  |  |
| t <sub>LLDZ</sub>   | 2, 3   | ALE low to valid data in                                   |       | 350   |                          | 8t <sub>CLCL</sub> -150  | ns  |  |
| t <sub>AVDV</sub>   | 2, 3   | Address to valid data in                                   |       | 398   |                          | 9t <sub>CLCL</sub> -165  | ns  |  |
| t <sub>LLWL</sub>   | 2, 3   | ALE low to RD or WR low                                    | 138   | 238   | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50   | ns  |  |
| t <sub>AVWL</sub>   | 2, 3   | Address valid to WR low or RD low                          | 120   |       | 4t <sub>CLCL</sub> -130  |                          | ns  |  |
| t <sub>QVWX</sub>   | 2, 3   | Data valid to WR transition                                | 3     |       | t <sub>CLCL</sub> -60    |                          | ns  |  |
| t <sub>WHQX</sub>   | 2, 3   | Data hold after WR                                         | 13    |       | t <sub>CLCL</sub> -50    |                          | ns  |  |
| t <sub>RLAZ</sub>   | 2, 3   | RD low to address float                                    |       | 0     |                          | 0                        | ns  |  |
| t <sub>WHLH</sub>   | 2, 3   | RD or WR high to ALE high                                  | 23    | 103   | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40    | ns  |  |
| External Cl         | ock    | •                                                          |       |       | •                        |                          |     |  |
| t <sub>CHCX</sub>   | 6      | High time                                                  | 20    |       | 20                       |                          | ns  |  |
| t <sub>CLCX</sub>   | 6      | Low time                                                   | 20    |       | 20                       |                          | ns  |  |
| t <sub>CLCH</sub>   | 6      | Rise time                                                  |       | 20    | 1                        | 20                       | ns  |  |
| t <sub>CHCL</sub>   | 6      | Fall time                                                  |       | 20    |                          | 20                       | ns  |  |
| Shift Regist        | ter    | · · · · · ·                                                |       | •     | -                        | -                        |     |  |
| t <sub>XLXL</sub>   | 4      | Serial port clock cycle time                               | 750   |       | 12t <sub>CLCL</sub>      |                          | ns  |  |
| t <sub>QVXH</sub>   | 4      | Output data setup to clock rising edge                     | 492   |       | 10t <sub>CLCL</sub> -133 |                          | ns  |  |
| t <sub>XHQX</sub>   | 4      | Output data hold after clock rising edge                   | 8     |       | 2t <sub>CLCL</sub> -117  |                          | ns  |  |
| t <sub>XHDX</sub>   | 4      | Input data hold after clock rising edge                    | 0     |       | 0                        |                          | ns  |  |
| t <sub>XHDV</sub>   | 4      | Clock rising edge to input data valid                      |       | 492   | 1                        | 10t <sub>CLCL</sub> -133 | ns  |  |
| *AHDV               | т      | electroning ougo to input duta valia                       |       | 102   |                          | INCLUL 100               |     |  |

NOTES:

Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.

## 87C524/87C528

## AC ELECTRICAL CHARACTERISTICS - I<sup>2</sup>C INTERFACE

| SYMBOL               | PARAMETER                  | INPUT                                    | OUTPUT               | I <sup>2</sup> C SPECIFICATION |
|----------------------|----------------------------|------------------------------------------|----------------------|--------------------------------|
| SCL TIMIN            | G CHARACTERISTICS          |                                          | •                    |                                |
| t <sub>HD;STA</sub>  | START condition hold time  | $\geq$ 14 t <sub>CLCL</sub> <sup>1</sup> | Note 2               | ≥ 4.0µs                        |
| t <sub>LOW</sub>     | SCL LOW time               | ≥ 16 t <sub>CLCL</sub>                   | Note 2               | ≥ 4.7µs                        |
| t <sub>HIGH</sub>    | SCL HIGH time              | $\geq$ 14 t <sub>CLCL</sub> <sup>1</sup> | $\ge 80 t_{CLCL}^3$  | ≥ 4.0µs                        |
| t <sub>RC</sub>      | SCL rise time              | ≤ 1μs <sup>1</sup>                       | Note 5               | ≤ 1.0μs                        |
| t <sub>FC</sub>      | SCL fall time              | ≤ 0.3μs <sup>1</sup>                     | ≤ 0.3μs <sup>6</sup> | ≤ 0.3µs                        |
| SDA TIMIN            | IG CHARACTERISTICS         |                                          |                      |                                |
| t <sub>SU;DAT1</sub> | Data set-up time           | ≥ 250ns                                  | Note 2               | ≥ 250ns                        |
| t <sub>HD;DAT</sub>  | Data hold time             | ≥ 0ns                                    | Note 2               | ≥ 0ns                          |
| t <sub>SU;STA</sub>  | Repeated START set-up time | $\geq$ 14 t <sub>CLCL</sub> <sup>1</sup> | Note 2               | ≥ 4.7μs                        |
| tsu;sto              | STOP condition set-up time | $\geq$ 14 t <sub>CLCL</sub> <sup>1</sup> | Note 2               | ≥ 4.0µs                        |
| t <sub>BUF</sub>     | Bus free time              | $\geq$ 14 t <sub>CLCL</sub> <sup>1</sup> | Note 2               | ≥ 4.7μs                        |
| t <sub>RD</sub>      | SDA rise time              | ≤ 1μs <sup>4</sup>                       | Note 5               | ≤ 1.0μs                        |
| t <sub>FD</sub>      | SDA fall time              | ≤ 0.3μs <sup>4</sup>                     | ≤ 0.3μs <sup>6</sup> | ≤ 0.3µs                        |

NOTES:

1. At  $f_{CLK}$  = 3.5MHz, this evaluates to 14 × 286ns = 4µs, i.e., the bit-level I<sup>2</sup>C interface can respond to the I<sup>2</sup>C protocol for  $f_{CLK} \ge 3.5$  MHz.

2. This parameter is determined by the user software, it has to comply with the I<sup>2</sup>C.

 This value gives the autoclock pulse length which meets the I<sup>2</sup>C specification for the specified XTAL clock frequency range. Alternatively, the SCL pulse may be timed by software.

4. Spikes on SDA and SCL lines with a duration of less than  $4 \times f_{CLK}$  will be filtered out.

5. The rise time is determined by the external bus line capacitance and pull-up resistor, it must be  $\leq 1 \mu s$ .

6. The maximum capacitance on bus lines SDA and SCL is 400pF.

### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- $C \ Clock$
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- $W-\overline{WR}$  signal
- $X \ No \ longer \ a \ valid \ logic \ level$
- Z Float
- **Examples:**  $t_{AVLL}$  = Time for address valid to ALE low.
  - $t_{LLPL}$  = Time for ALE low to  $\overline{PSEN}$  low.



Figure 1. External Program Memory Read Cycle



Figure 2. External Data Memory Read Cycle



Figure 3. External Data Memory Write Cycle



Figure 4. Shift Register Mode Timing

## 87C524/87C528



#### Figure 5. Timing SIO1 (I<sup>2</sup>C) Interface



#### Figure 6. External Clock Drive





Figure 9.  $I_{CC}$  vs. FREQ. Valid only within frequency specifications of the device under test

## 87C524/87C528



#### Figure 12. Clock Signal Waveform for I<sub>DD</sub> Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5ns$



Figure 13.  $I_{DD}$  Test Condition, Power Down Mode All other pins are disconnected.  $V_{DD}$  = 2V to 5.5V

NOTE:

Ports 1.6 and 1.7 should be connected to  $V_{DD}$  through resistors of sufficiently high value such that the sink current into these pins does not exceed the  $I_{OL1}$  specifications.

87C524/87C528

## 80C51 8-bit microcontrollers 16K/32K, 512 OTP, I<sup>2</sup>C, watchdog timer

#### **EPROM CHARACTERISTICS FOR 87C528**

The 87C528 is programmed by using a modified Quick-Pulse Programming<sup>TM</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The 87C528 contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as an 87C528 manufactured by Philips.

Table 6 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 14 and 15. Figure 16 shows the circuit configuration for normal program memory verification.

#### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 14. Note that the 87C528 is running with a 4 to 6MHz oscillator The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 1, 2 and 3, as shown in Figure 14. The code byte to be programmed into that location is applied to port 0. RST, <u>PSEN</u> and pins of ports 2 and 3 specified in Table 6 are held at the 'Program Code Data' levels indicated in Table 6. The ALE/PROG is pulsed low 25 times as shown in Figure 15.

To program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 3FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the lock bits, repeat the 25 pulse programming sequence using the 'Pgm Lock Bit' levels. After one lock bit is programmed, further programming of the code memory and encryption table is disabled. However, the other lock bit can still be programmed. Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to 90 above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If lock bit 2 has not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 1, 2 and 3 as shown in Figure 16. The other pins are held at the 'Verify Code Data' levels indicated in Table 6. The contents of the address location will be emitted on port 0. External pull ups are required on port 0 for this operation.

If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030H and 031 H, except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

(030H) = 15H indicates manufactured by Philips (031H) = 9BH indicates 87C528

#### **Program Lock Bits**

The 87C528 has 3 programmable lock bits that will provide different levels of protection for the on-chip code and data (see Table 7).

Erasing the EPROM also erases the encryption array and the program lock bits, returning the part to full functionality.

#### **Program/Verify Algorithms**

Any algorithm in agreement with the conditions listed in Table 6, and which satisfies the timing specifications, is suitable.

| MODE                 | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 |
|----------------------|-----|------|----------|--------------------|------|------|------|------|
| Read signature       | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    |
| Program code data    | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    |
| Verify code data     | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    |
| Pgm encryption table | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    |
| Pgm lock bit 1       | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    |
| Pgm lock bit 2       | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    |
| Pgm lock bit 3       | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 1    | 0    | 1    |

#### Table 6. EPROM Programming Modes

NOTES:

1. 0' =Valid low for that pin, 1' =valid high for that pin.

V<sub>PP</sub> = 12.75 V ±0.25 V.

3. Vcc = 5 V  $\pm$ 10% during programming and verification.

\* ALE/PROG receives 25 programming pulses while V<sub>PP</sub> is held at 12.75 V. Each programming pulse is low for 100 μs (±10 μs) and high for a minimum of 10 μs.

#### **EPROM CHARACTERISTICS FOR 87C524**

The 87C524 is programmed by using a modified Quick-Pulse Programming<sup>TM</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The 87C524 contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as an 87C524 manufactured by Philips.

Table 6 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 14 and 15. Figure 16 shows the circuit configuration for normal program memory verification.

#### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 14. Note that the 87C524 is running with a 4 to 6 MHz oscillator. The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 1, 2 and 3, as shown in Figure 14. The code byte to be programmed into that location is applied to port 0. RST, <u>PSEN</u> and pins of ports 2 and 3 specified in Table 6 are held at the 'Program Code Data' levels indicated in Table 6. The ALE/PROG is pulsed low 25 times as shown in Figure 15.

To program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 3FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the lock bits, repeat the 25 pulse programming sequence using the 'Pgm Lock Bit' levels. After one lock bit is programmed, further programming of the code memory and encryption table is disabled. However, the other lock bit can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If lock bit 2 has not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 1, 2 and 3 as shown in Figure 16. The other pins are held at the 'Verify Code Data' levels indicated in Table 6. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation.

If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Program Lock Bits**

The 87C524 has 3 programmable lock bits that will provide different levels of protection for the on-chip code and data (see Table 7).

Erasing the EPROM also erases the encryption array and the program lock bits, returning the part to full functionality.

#### **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

(030H) = 15H indicates manufactured by Philips

(031H) = 9DH indicates 87C524

#### **Program/Verify Algorithms**

Any algorithm in agreement with the conditions listed in Table 6, and which satisfies the timing specifications, is suitable.

#### **Erasure Characteristics**

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. For this and secondary effects, it is recommended that an opaque label be placed over the window. For elevated temperature or environments where solvents are being used, apply Kapton tape Fluorglas part number 2345–5, or equivalent.

The recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000uW/cm<sup>2</sup> rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient.

Erasure leaves the array in an all 1s state.

<sup>™</sup>Trademark phrase of Intel Corporation.

## 87C524/87C528

### Table 7. Program Lock Bits

| PROG | RAM L | OCK B | TS <sup>1,2</sup> |                                                                                                                                                                                                             |
|------|-------|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | LB1   | LB2   | LB3               | PROTECTION DESCRIPTION                                                                                                                                                                                      |
| 1    | U     | U     | U                 | No Program Lock features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                              |
| 2    | Ρ     | U     | U                 | MOVC instructions executed from external program memory are disabled from fetching code bytes from<br>Internal memory, EA is jumped and latched on Reset, and further programming of the EPROM Is disabled. |
| 3    | Р     | Р     | U                 | Same as 2, also verify is disabled.                                                                                                                                                                         |
| 4    | Р     | Р     | Р                 | Same as 3, external execution is disabled. Internal data RAM is not accessible.                                                                                                                             |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the lock bits is not defined.



Figure 14. Programming Configuration



Figure 15. PROG Waveform



Figure 16. Program Verification

## 87C524/87C528

## EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS

 $T_{amb} = 21^{\circ}C$  to +27°C, Vcc = 5 V±10%, V<sub>SS</sub> = 0 V (See Figure 17)

| SYMBOL              | PARAMETER                             | MIN                 | MAX                 | UNIT |
|---------------------|---------------------------------------|---------------------|---------------------|------|
| V <sub>PP</sub>     | Programming supply voltage            | 12.5                | 13.0                | V    |
| I <sub>PP</sub>     | Programming supply current            |                     | 50                  | mA   |
| 1/t <sub>CLCL</sub> | Oscillator frequency                  | 4                   | 6                   | MHz  |
| t <sub>AVGL</sub>   | Address setup to PROG low             | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHAX</sub>   | Address hold after PROG               | 48t <sub>CLCL</sub> |                     |      |
| t <sub>DVGL</sub>   | Data setup to PROG low                | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHDX</sub>   | Data hold after PROG                  | 48t <sub>CLCL</sub> |                     |      |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |      |
| t <sub>SHGL</sub>   | V <sub>PP</sub> setup to PROG low     | 10                  |                     | μs   |
| t <sub>GHSL</sub>   | V <sub>PP</sub> hold after PROG       | 10                  |                     | μs   |
| t <sub>GLGH</sub>   | PROG width                            | 90                  | 110                 | μs   |
| t <sub>AVQV</sub>   | Address to data valid                 |                     | 48t <sub>CLCL</sub> |      |
| t <sub>ELQZ</sub>   | ENABLE low to data valid              |                     | 48t <sub>CLCL</sub> |      |
| t <sub>EHQZ</sub>   | Data float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |      |
| t <sub>GHGL</sub>   | PROG high to PROG low                 | 10                  |                     | μs   |



NOTE:

FOR PROGRAMMING VERIFICATION SEE FIGURE 14. FOR VERIFICATION CONDITIONS SEE FIGURE 16.

Figure 17. EPROM Programing and Verification



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.

## 87C524/87C528



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | c              | р <sup>(1)</sup> | Е <sup>(1)</sup> | е    | e <sub>1</sub> | L            | M <sub>E</sub> | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------|
| mm     | 4.7       | 0.51                   | 4.0                    | 1.70<br>1.14   | 0.53<br>0.38   | 0.36<br>0.23   | 52.50<br>51.50   | 14.1<br>13.7     | 2.54 | 15.24          | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25                     |
| inches | 0.19      | 0.020                  | 0.16                   | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028   | 0.56<br>0.54     | 0.10 | 0.60           | 0.14<br>0.12 | 0.62<br>0.60   | 0.69<br>0.63   | 0.01  | 0.089                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER    | ENCES | EUROPEAN   | ISSUE DATE                       |
|----------|--------|----------|-------|------------|----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ  | PROJECTION | 1550E DATE                       |
| SOT129-1 | 051G08 | MO-015AJ |       |            | <del>-92-11-17</del><br>95-01-14 |

40

44

1E

pin 1 index

е

7

## 87C524/87C528







= v 🕅 B

ΖE 28

Η<sub>E</sub>

Ė

е

= v (M) A

18

В

| DIMEN | ISION | S (mill                | imetre | dimer                  | nsions | are de         | erived           | from t           | he orig | ginal ir       | nch dir | nensio | ons) |   |                        |    |   |   |
|-------|-------|------------------------|--------|------------------------|--------|----------------|------------------|------------------|---------|----------------|---------|--------|------|---|------------------------|----|---|---|
| UNIT  | Α     | A <sub>1</sub><br>min. | Α3     | A <sub>4</sub><br>max. | bp     | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е       | е <sub>D</sub> | еЕ      | HD     | HE   | k | k <sub>1</sub><br>max. | Lp | v | w |
|       |       |                        |        |                        |        |                |                  |                  |         |                |         |        |      |   |                        |    |   |   |

17

→ z<sub>D</sub>

| UNIT   | А              | A <sub>1</sub><br>min. | Α3   | A <sub>4</sub><br>max. | bp           | b <sub>1</sub> | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | е <sub>D</sub> | еЕ             | HD             | HE             | k              | k <sub>1</sub><br>max. | Lp             | v     | w     | у     | Z <sub>D</sub> <sup>(1)</sup><br>max. | Z <sub>E</sub> <sup>(1)</sup><br>max. | β               |
|--------|----------------|------------------------|------|------------------------|--------------|----------------|------------------|------------------|------|----------------|----------------|----------------|----------------|----------------|------------------------|----------------|-------|-------|-------|---------------------------------------|---------------------------------------|-----------------|
| mm     | 4.57<br>4.19   | 0.51                   | 0.25 | 3.05                   | 0.53<br>0.33 | 0.81<br>0.66   | 16.66<br>16.51   | 16.66<br>16.51   | 1 07 |                |                |                | 17.65<br>17.40 |                | 0.51                   | 1.44<br>1.02   | 0.18  | 0.18  | 0.10  | 2.16                                  | 2.16                                  | 45 <sup>0</sup> |
| inches | 0.180<br>0.165 | 0.020                  | 0.01 | 0.12                   |              |                |                  | 0.656<br>0.650   | 0.05 | 0.630<br>0.590 | 0.630<br>0.590 | 0.695<br>0.685 | 0.695<br>0.685 | 0.048<br>0.042 | 0.020                  | 0.057<br>0.040 | 0.007 | 0.007 | 0.004 | 0.085                                 | 0.085                                 |                 |

## Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

D

Н<sub>D</sub>

| OUTLINE  |        | REFER    | RENCES | EUROPEAN   | ISSUE DATE                        |
|----------|--------|----------|--------|------------|-----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ   | PROJECTION | 1350E DATE                        |
| SOT187-2 | 112E10 | MO-047AC |        |            | <del>-95-02-25-</del><br>97-12-16 |

SOT187-2



## 87C524/87C528

NOTES

## 87C524/87C528

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                        |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                             |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make changes at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                             |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition - Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

**Philips Semiconductors** 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088-3409 Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

Date of release: 07-99

Document order number:

9397 750 06229

Let's make things better.



