

### LPC32x0

DRAFT DRAFT DR 16/32-bit ARM microcontroller; hardware floating-point coprocessor, USB On-The-Go, and EMC memory interface

Rev. 00.12 — 20 November 2008

Preliminary data sheet

DRAFT DRAF

#### **General description** 1.

NXP Semiconductor designed the LPC32x0 family of embedded microcontollers for low power, high performance applications. NXP achieved their performance goals using a 90 nanometer process to implement an ARM926EJ-S CPU core with a Vector Floating Point co-processor, and a large set of standard peripherals including USB On-The-Go. Figure 1, shows a block diagram of the LPC32x0 family. The LPC32x0 family operates at CPU frequencies up to 266 MHz.

The NXP implementation uses a ARM926EJ-S CPU core with a Harvard architecture, 5-stage pipeline, and an integral Memory Management Unit (MMU). The MMU provides the virtual memory capabilities needed to support the multi-programming demands of modern operating systems. The ARM926EJ-S also has a hardware based set of DSP instruction extensions which includes single cycle MAC operations, and hardware based native Jazelle Java Byte-code execution. The NXP implementation has a 32 KB Instruction Cache and a 32 KB Data Cache.

For low power consumption, the LPC32x0 family takes advantage of NXP Semiconductor's advanced technology development to optimize Intrinsic Power, and uses software controlled architectural enhancements to optimize application based Power Management.

The LPC32x0 family also includes 256 KB of on-chip static RAM, a NAND Flash interface, an Ethernet MAC, an LCD controller that supports STN and TFT panels, and an external bus interface that supports SDR and DDR SDRAM as well as static devices. In addition, the LPC32x0 family includes a USB 2.0 Full Speed interface, seven UARTs, two I2C interfaces, two SPI/SSP ports, two I2S interfaces, two single output PWMs, a motor control PWM, six general purpose timers with capture inputs and compare outputs, a Secure Digital (SD) interface, and a 10-bit A/D converter with a touch screen sense option.

#### 2. **Features**

- ARM926EJS processor, running at CPU clock speeds up to 266 MHz
- A Vector Floating Point coprocessor.
- A 32 KB instruction cache and a 32 KB data cache.
- Up to 256 KB of internal SRAM (IRAM).
- Selectable boot-up from various external devices: NAND Flash, SPI memory, USB, UART, or static memory.



- A Multi-layer AHB system that provides a separate bus for each AHB master, including both an instruction and data bus for the CPU, two data busses for the DMA controller, and another bus for the USB controller, one for the LCD and a final one for the Ethernet MAC. There are no arbitration delays in the system unless two masters attempt to access the same slave at the same time.
- An External memory controller for DDR and SDR SDRAM, as well as static devices.
- Two NAND Flash controllers. One for single level NAND Flash devices and the other for multi-level NAND Flash devices.
- A Master Interrupt Controller (MIC) and two Slave Interrupt Controllers (SIC), supporting 74 interrupt sources.
- An eight channel General Purpose AHB DMA controller (GPDMA) that can be used with the SD card port, the high-speed UARTs, I2S ports, and SPI interfaces, as well as memory-to-memory transfers.
- Serial Interfaces:
  - ◆ A 10/100 Ethernet MAC with dedicated DMA Controller.
  - A USB interface supporting either Device, Host (OHCI compliant), or On-The-Go (OTG) with an integral DMA controller and dedicated PLL to generate the required 48 MHz USB clock.
  - Four standard UARTs with fractional baud rate generation and 64 byte FIFOs. One of the standard UART's supports irDA.
  - Three additional high-speed UARTs intended for on-board communications that support baud rates up to 921,600 bps when using a 13 MHz main oscillator. All high-speed UARTs provide 64-byte FIFOs.
  - Two SPI controllers.
  - Two SSP controllers.
  - Two I2C-bus Interfaces with standard open drain pins. The I2C-bus Interfaces support single master, slave and multi-master I2C configurations.
  - Two I2S interfaces, each with separate input (RX) and output (TX) channels. Each channel can be operated independently on 3 pins, or both input and output channels can be used with only 4 pins and a shared clock.
- Additional Peripherals:
  - LCD controller supporting both STN and TFT panels, with dedicated DMA controller. Programmable display resolution up to 1024x768.
  - Secure Digital (SD) memory card interface, which conforms to the SD Memory Card Specification Version 1.01.
  - General purpose input, output, and I/O pins. Includes 12 GP input pins, 24 GP output pins, and 51 GP I/O pins.
  - 10 bit, 400kHz A/D Converter with input multiplexing from 3 pins. Optionally, the A/D Converter can operate as a touch screen controller.
  - Real Time Clock (RTC) with separate power pin. This RTC has a dedicated 32 kHz oscillator. NXP implemented the RTC in an independent on-chip power domain so it can remain active while the rest of the chip is not powered. The RTC also Includes a 32 byte scratch pad memory.
  - A 32-bit general purpose high speed timer with a 16-bit pre-scaler. This timer includes one external capture input pin and a capture connection to the RTC clock. Interrupts may be generated using 3 match registers.

- six enhanced Timer/Counters which are architecturally identical except for the peripheral base address. A two Capture inputs and two Match outputs are pinned out to four timers. Timer 1 brings out a third Match output, Timers 2 and 3 bring out all four Match outputs, Timer 4 has one Match output, and timer 5 has no inputs or outputs.
- A 32-bit Millisecond timer driven from the RTC clock. This timer can generate Interrupts using 2 match registers.
- ◆ A Watchdog Timer. The watchdog timer is clocked by PERIPH\_CLK.
- Two single output PWM blocks.
- A Motor Control PWM
- Keyboard scanner function allows automatic scanning of up to an 8x8 key matrix.
- Up to 18 external interrupts.
- Standard ARM Test/Debug interface for compatibility with existing tools.
- Emulation Trace Buffer with 2K x 24 bit RAM allows trace via JTAG.
- Stop mode saves power, while allowing many peripheral functions to restart CPU activity.
- On-chip crystal oscillator.
- An on-chip PLL allows CPU operation up to the maximum CPU rate without the requirement for a high frequency crystal. Another PLL allows operation from the 32 kHz RTC clock rather than the external crystal.
- Boundary Scan for simplified board testing.
- 296 pin TFBGA package.

#### 3. Applications

#### 3.1 Application Type

- Consumer
- Medical
- Industrial

- Automotive
- Network Control

#### 4. Ordering information

| Table 1. Ordering | information |                                                                                      |           |  |  |  |  |  |  |
|-------------------|-------------|--------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|
| Type number       | Package     | Package                                                                              |           |  |  |  |  |  |  |
|                   | Name        | Description                                                                          | Version   |  |  |  |  |  |  |
| LPC3220FET296[1]  | TFBGA296    | plastic thin fine-pitch ball grid array package;<br>296 balls; body 15 x 15 x 0.7 mm | SOT1048-1 |  |  |  |  |  |  |
| LPC3230FET296[1]  | TFBGA296    | plastic thin fine-pitch ball grid array package;<br>296 balls; body 15 x 15 x 0.7 mm | SOT1048-1 |  |  |  |  |  |  |
| LPC3240FET296[1]  | TFBGA296    | plastic thin fine-pitch ball grid array package;<br>296 balls; body 15 x 15 x 0.7 mm | SOT1048-1 |  |  |  |  |  |  |
| LPC3250FET296[1]  | TFBGA296    | plastic thin fine-pitch ball grid array package;<br>296 balls; body 15 x 15 x 0.7 mm | SOT1048-1 |  |  |  |  |  |  |

[1] F = -40 °C to +85 °C temperature range.

<sup>R</sup> LP

**332XU** 

#### 4.1 Ordering options

| Table 2. Part op | tions    |                 |                |                        | Op Op    |
|------------------|----------|-----------------|----------------|------------------------|----------|
| Type number      | SRAM(KB) | 10/100 Ethernet | LCD Controller | Temperature range (°C) | Package  |
| LPC3220FET296    | 128      | 0               | 0              | -40 to +85             | TFBGA296 |
| LPC3230FET296    | 256      | 0               | 1              | -40 to +85             | TFBGA296 |
| LPC3240FET296    | 256      | 1               | 0              | -40 to +85             | TFBGA296 |
| LPC3250FET296    | 256      | 1               | 1              | -40 to +85             | TFBGA296 |

#### 5. **Block diagram**



DRAFTO

#### 6. Pinning information

#### 6.1 Pinning



#### Table 3. Pin Allocation Table SOT1048-1 (TFBGA296)

| Pin | Symbol                                       | Pin | Symbol                         | Pin | Symbol                        |
|-----|----------------------------------------------|-----|--------------------------------|-----|-------------------------------|
| Row | Α                                            |     |                                |     |                               |
|     |                                              |     |                                | A3  | I2C2_SCL                      |
| A4  | I2S1TX_CLK / MAT3.0                          | A5  | I2C1_SCL                       | A6  | MS_BS / MAT2.1                |
| A7  | MS_DIO1 / MAT0.1                             | A8  | MS_DIO0 / MAT0.0               | A9  | SPI2_DATIO / MOSI1 /LCDVD[20] |
| A10 | SPI2_DATIN / MISO1 /<br>LCDVD[21] / GPI27    | A11 | GPIO_01                        | A12 | GPIO_00                       |
| A13 | GPO_21 / U4_TX / LCDVD[3]                    | A14 | GPO_15 / MC1A / LCDFP          | A15 | GPO_07 / LCDVD[2]             |
| A16 | GPO_06 / LCDVD[18]                           |     |                                |     |                               |
| Row | В                                            |     |                                |     |                               |
|     |                                              | B2  | GPO_20                         | B3  | GPO_05                        |
| B4  | I2S1TX_WS / CAP3.0                           | B5  | P0.0 / I2S1RX_CLK              | B6  | I2C1_SDA                      |
| B7  | MS_SCLK / MAT2.0                             | B8  | MS_DIO2 / MAT0.2               | B9  | SPI1_DATIO / MOSI0 / MCFB2    |
| B10 | SPI2_CLK / SCK1 / LCDVD[23]                  | B11 | GPIO_04 / SSEL1 /<br>LCDVD[22] | B12 | GPO_12 / MC2A / LCDLE         |
| B13 | GPO_13 / MC1B / LCDDCLK                      | B14 | GPO_02 / MAT1.0 / LCDVD[0]     | B15 | GPI_19 / U4_RX                |
| B16 | GPI_08 / KEY_COL6<br>/SPI2_BUSY / ENET_RX_DV | B17 | N.C.                           |     |                               |
| Row | C                                            |     |                                |     |                               |
| C1  | FLASH_RD_N                                   | C2  | GPO_19                         | C3  | GPO_00 / TST_CLK1             |
| C4  | USB_ATX_INT_N                                | C5  | USB_SE0_ VM / U5_TX            | C6  | TST_CLK2                      |

# DRAFT DR

#### Pin Allocation Table SOT1048-1 (TFBGA296) Table 3.

|       |                                        |       |                                       |       | 0, 0, 0, 0, 0,                     |
|-------|----------------------------------------|-------|---------------------------------------|-------|------------------------------------|
| NXF   | P Semiconductors                       |       |                                       |       | LPC32x0                            |
|       |                                        | 16/3  | 2-bit ARM926-EJS microco              | ntrol | ler with external memory interface |
|       |                                        |       |                                       |       | 02,02,02                           |
|       |                                        |       |                                       |       |                                    |
| lable | 3. Pin Allocation Table SOT1           | 048-1 | (IFBGA296)                            |       |                                    |
| PIN   |                                        | Pin   |                                       | Pin   |                                    |
| U7    | ENET_RXD2                              | 60    | MS_DIO37 MAT0.3                       | C9    | SPI1_CLK / SCKU                    |
| C10   | SPI1_DATIN / MISO0 / GPI_25 /<br>MCFB1 | C11   | GPIO_03 / KEY_ROW7 /<br>ENET_MDIO     | C12   | GPO_09 / LCDVD[9]                  |
| C13   | GPO_08 / LCDVD[8]                      | C14   | GPI_02 / CAP2.0 /<br>ENET_RXD3        | C15   | GPI_01 / SERVICE_N                 |
| C16   | GPI_00 / I2S1RX_SDA                    | C17   | KEY_ROW4 / ENET_TXD0                  | C18   | KEY_ROW5 / ENET_TXD1               |
| Row   | D                                      |       |                                       |       |                                    |
| D1    | FLASH_RDY                              | D2    | FLASH_ALE                             | D3    | GPO_14                             |
| D4    | GPO_01                                 | D5    | USB_DAT_VP / U5_RX                    | D6    | USB_OE_TP_N                        |
| D7    | P0.1 / I2S1RX_WS                       | D8    | GPO_04                                | D9    | GPIO_02 / KEY_ROW6 / ENET_MDC      |
| D10   | GPO_16 / MC0B / LCDENAB /<br>LCDM      | D11   | GPO_18 / MC0A / LCDLP                 | D12   | GPO_03 / LCDVD[1]                  |
| D13   | GPI_07 / CAP4.0 / MCABORT              | D14   | PWM_OUT1 / LCDVD[16]                  | D15   | PWM_OUT2 / LCDVD[19]               |
| D16   | KEY_ROW3 / ENET_TX_EN                  | D17   | KEY_COL2 / ENET_RX_ER                 | D18   | KEY_COL3 / ENET_CRS                |
| Row   | E                                      |       |                                       |       |                                    |
| E1    | FLASH_IO[03]                           | E2    | FLASH_IO[07]                          | E3    | FLASH_CE_N                         |
| E4    | I2C2_SDA                               | E5    | USB_I2C_SCL                           | E6    | USB_I2C_SDA                        |
| E7    | I2S1TX_SDA / MAT3.1                    | E8    | GPO_11                                | E9    | GPIO_05 / SSEL0 / MCFB0            |
| E10   | GPO_22 / U7_HRTS /<br>LCDVD[14]]       | E11   | GPO_10 / MC2B / LCDPWR                | E12   | GPI_09 / KEY_COL7 / ENET_COL       |
| E13   | GPI_04 / SPI1_BUSY                     | E14   | KEY_ROW1 / ENET_TXD2                  | E15   | KEY_ROW0 / ENET_TX_ER              |
| E16   | KEY_COL1 /ENET_RX_CLK<br>/ENET_REF_CLK | E17   | U7_RX / CAP0.0 / LCDVD[10]<br>/GPI_23 | E18   | U7_TX / MAT1.1 / LCDVD[11]         |
| Row   | F                                      |       |                                       |       |                                    |
| F1    | FLASH_IO[02]                           | F2    | FLASH_WR_N                            | F3    | FLASH_CLE                          |
| F4    | GPI_03                                 | F5    | VSS_IOC                               | F6    | VSS_IOB                            |
| F7    | VDD_IOC                                | F8    | VDD_IOB                               | F9    | VDD_IOD                            |
| F10   | VSS_IOD                                | F11   | VSS_IOD                               | F12   | VSS_IOD                            |
| F13   | VDD_IOD                                | F14   | KEY_ROW2 / ENET_TXD3                  | F15   | KEY_COL0 / ENET_TX_CLK             |
| F16   | KEY_COL5 / ENET_RXD1                   | F17   | U6_IRRX / GPI_21                      | F18   | U5_RX / GPI_20                     |
| Row   | G                                      |       |                                       |       |                                    |
| G1    | EMC_DYCS1_N                            | G2    | FLASH_IO[05]                          | G3    | FLASH_IO[06]                       |
| G4    | RESOUT_N                               | G5    | VSS_IOC                               | G6    | VDD_IOC                            |
| G7    | VDD_CORE12                             | G8    | VSS_CORE                              | G9    | VDD_CORE12                         |
| G10   | VSS_CORE                               | G11   | VDD_CORE12                            | G12   | VSS_CORE                           |
| G13   | U7_HCTS / CAP0.1 /LCDCLKIN<br>/ GPI_22 | G14   | DBGEN                                 | G15   | KEY_COL4 / ENET_RXD0               |
| G16   | U6_IRTX                                | G17   | SYSCLKEN / LCDVD[15]                  | G18   | JTAG_TMS                           |
| Row   | н                                      |       |                                       |       |                                    |
| H1    | EMC_OE_N                               | H2    | FLASH_IO[00]                          | H3    | FLASH_IO[01]                       |
| H4    | FLASH_IO[04]                           | H5    | VSS_IOC                               | H6    | VDD_IOC                            |
| H7    | VSS_CORE                               |       |                                       |       |                                    |

| Table | 3. Pin Allocation Table SOT1 | 048-1 | (TFBGA296)                       |     | Top Top Top                  |
|-------|------------------------------|-------|----------------------------------|-----|------------------------------|
| Pin   | Symbol                       | Pin   | Symbol                           | Pin | Symbol                       |
|       |                              |       |                                  | H12 | VSS_IOD                      |
| H13   | VDD_IOA                      | H14   | JTAG_TCK                         | H15 | U5_TX                        |
| H16   | HIGHCORE / LCDVD[17]         | H17   | JTAG_NTRST                       | H18 | JTAG_RTCK                    |
| Row   | J                            |       |                                  |     | O                            |
| J1    | EMC_A[20] / P1.20            | J2    | EMC_A[21] / P1.21                | J3  | EMC_A[22] / P1.22            |
| J4    | EMC_A[23] / P1.23            | J5    | VDD_IOC                          | J6  | VDD_EMC                      |
| J7    | VDD_CORE12                   |       |                                  |     |                              |
|       |                              |       |                                  | J12 | VDD_CORE12                   |
| J13   | VDD_IOA                      | J14   | U3_RX / GPI_18                   | J15 | JTAG_TDO                     |
| J16   | JTAG_TDI                     | J17   | U3_TX                            | J18 | U2_HCTS / U3_CTS / GPI_16    |
| Row   | К                            |       |                                  |     |                              |
| K1    | EMC_A[19] / P1.19            | K2    | EMC_A[18] / P1.18                | K3  | EMC_A[16] / P1.16            |
| K4    | EMC_A[17] / P1.17            | K5    | VSS_EMC                          | K6  | VDD_EMC                      |
| K7    | VDD_EMC                      |       |                                  |     |                              |
|       |                              |       |                                  | K12 | VSS_CORE                     |
| K13   | VSS_IOA                      | K14   | VDD_RTC                          | K15 | U1_RX / CAP1.0 / GPI_15      |
| K16   | U1_TX                        | K17   | U2_TX / U3_DTR                   | K18 | U2_RX / U3_DSR / GPI_17      |
| Row   | L                            |       |                                  |     |                              |
| L1    | EMC_A[15] / P1.15            | L2    | EMC_CKE1                         | L3  | EMC_A[00] / P1.0             |
| L4    | EMC_A[01] / P1.1             | L5    | VSS_EMC                          | L6  | VDD_EMC                      |
| L7    | VSS_CORE                     |       |                                  |     |                              |
|       |                              |       |                                  | L12 | VDD_COREFXD                  |
| L13   | VDD_RTCCORE                  | L14   | VSS_RTCCORE                      | L15 | P0.4 / I2S0RX_WS / LCDVD[6]  |
| L16   | P0.5 / I2S0TX_SDA / LCDVD[7] | L17   | P0.6 / I2S0TX_CLK /<br>LCDVD[12] | L18 | P0.7 / I2S0TX_WS / LCDVD[13] |
| Row   | Μ                            |       |                                  |     |                              |
| M1    | EMC_A[02] / P1.2             | M2    | EMC_A[03] / P1.3                 | M3  | EMC_A[04] / P1.4             |
| M4    | EMC_A[08] / P1.8             | M5    | VSS_EMC                          | M6  | VDD_EMC                      |
| M7    | VDD_CORE12                   | M8    | VDD_EMC                          | M9  | VSS_CORE                     |
| M10   | VSS_CORE                     | M11   | VDD_CORE12                       | M12 | VSS_CORE                     |
| M13   | VDD_COREFXD                  | M14   | RESET_N                          | M15 | ONSW                         |
| M16   | GPO_23 / U2_HRTS / U3_RTS    | M17   | P0.2 / I2S0RX_SDA /<br>LCDVD[4]  | M18 | P0.3 / I2S0RX_CLK / LCDVD[5] |
| Row   | Ν                            |       |                                  |     |                              |
| N1    | EMC_A[05] / P1.5             | N2    | EMC_A[06] / P1.6                 | N3  | EMC_A[07 / P1.7              |
| N4    | EMC_A[12] / P1.12            | N5    | VSS_EMC                          | N6  | VSS_EMC                      |
| N7    | VDD_EMC                      | N8    | VDD_EMC                          | N9  | VDD_EMC                      |
| N10   | VDD_EMC                      | N11   | VDD_EMC                          | N12 | VDD_AD                       |
| N13   | VDD_AD                       | N14   | VDD_FUSE                         | N15 | VDD_RTCOSC                   |
| N16   | GPI_05 / U3_DCD              | N17   | GPI_28 / U3_RI                   | N18 | GPO_17                       |
| David | D                            |       |                                  |     |                              |

Row P

# DRAFT DR

#### Pin Allocation Table SOT1048-1 (TFBGA296) Table 3.

| 16/32-bit ARM926-EJS microcontroller with external memory interface           Table 3. Pin Allocation Table SOT1048-1 (TFBGA286)           Pin Symbol         Pin Symbol         Pin Symbol         Pin Symbol           P1 EMC_A[09]/P1.9         P2 EMC_A[10]/P1.10         P3 EMC_A[11]/P1.11           P4 EMC_DOM[1]         P5 EMC_DOM[3]         P6 VSS_EMC           P7 VSS_EMC         P8 VSS_EMC         P9 VSS_EMC           P10 VSS_EMC         P11 VSS_EMC         P12 EMC_BLS[3]           P13 VSS_AD         P14 VSS_OSC         P15 VDD_PLLUSB           P16 RTCX_IN         P17 RTCX_OUT         P18 VSS_RTCOSC           R0 A[13]/P1.13         R2 EMC_A[14]/P1.14         R3 EMC_DQM[0]           R4 EMC_WR.N         R5 EMC_CAS_N         R6 EMC_DYCSO_N           R7 EMC D[01]         R8 EMC_D[07]         R9 EMC_D[17]/EMC_DQS1           R16 VSS_PLLUSB         R17 VDD_PLLHCLK         R18 VSS_PLHCLK           R0 W         T         T1         EMC_D[20]/P2.4           T11 EMC_D[21]         T2 EMC_RAS.N         T3 EMC_CLK           R0 U         V         V         V           R0 U         V         V         VD_OPCL           T1 EMC_D[23]/P2.4         T11 EMC_D[27]/P2.8         T12 EMC_CS2_N           T1 EMC_                                                                                                                                                                                                    | NXF       | P Semiconductors           |               |                        |          | LPC32x0                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------|---------------|------------------------|----------|-----------------------------------------|
| Table 3.         Pin Allocation Table SOT1048-1 (TFBGA296)           Pin         Symbol         Pin         Symbol         Pin         Symbol           P1         EMC_A(10) / P1.9         P2         EMC_A(10) / P1.10         P3         EMC_A(11) / P1.11           P4         EMC_DQM(1)         P5         EMC_DQM(3)         P6         VSS_EMC           P1         VSS_EMC         P8         VSS_EMC         P9         VSS_EMC           P10         VSS_EMC         P11         VSS_EMC         P12         EMC_BLS(3)           P13         VSS_AD         P14         VSS_COC         P15         VDD_PLLUSB           P16         RTCX_IN         P17         RTCX_OUT         P18         VSS_RTCOSC           R06         R         R         EMC_D(1)         R3         EMC_DOSQ.N         R1           R1         EMC_A(13)/P1.13         R2         EMC_ASN         R6         EMC_DOM[0]         R1           R4         EMC_QUPL, R3         R1         EMC_CQSN         R6         EMC_DCQN[0]         R1           R4         EMC_QUPL, R3         R1         EMC_CQUPL         R16         VSS_PLLMCLK         R18         VSS_PLLMCLK           R10         EMC_DQ12 </th <th></th> <th></th> <th>16/3</th> <th>2-bit ARM926-EJS micro</th> <th>controll</th> <th>ler with external memory interface</th>                                                                                                                       |           |                            | 16/3          | 2-bit ARM926-EJS micro | controll | ler with external memory interface      |
| Table 3. Pin Allocation Table SOT1048-1 (TEBGA286)           Pin         Symbol         Pin         Symbol           P1         EMC_A[09]/P1.9         P2         EMC_A[10]/P1.10         P3         EMC_A[11]/P1.11           P4         EMC_DOM[1]         P5         EMC_DOM[3]         P6         VSS_EMC           P7         VSS_EMC         P8         VSS_EMC         P9         VSS_EMC           P10         VSS_EMC         P11         VSS_EMC         P12         EMC_DLS[3]           P13         VSS_AD         P14         VSS_EMC         P15         VDD_PLLUSB           P16         RTCX_IN         P17         RTCX_OUT         P18         VSS_RTCOSC           Row R         R1         EMC_A[13]/P1.13         R2         EMC_A[14]/P1.14         R3         EMC_DDM[0]           R4         EMC_A[13]/P1.13         R2         EMC_AS_N         R6         EMC_DTCSO.N           R1         EMC_A[13]/P1.13         R2         EMC_CAS_N         R6         EMC_DDM[0]           R4         EMC_D[07]         R8         EMC_D[17]/EMC_DOS1         R1         EMC_DSO.N           R1         EMC_D[01]         R8         EMC_D[07]         R9         EMC_D[17/EMC_DOS1                                                                                                                                                                                                                                                         |           |                            |               |                        |          | 02 02 02                                |
| Table 3.         Prin Addeator Fable Softward         Prin Symbol         Prin Sym | Table     | 2 Din Allocation Table SOT | 4040 4        |                        |          | 147 147 147 147 147 147 147 147 147 147 |
| Fill         Symbol         Fill         Symbol         Fill         Symbol           P1         EMC_A[0]/P1.9         P2         EMC_A[10]/P1.10         P3         EMC_A[11]/P1.11           P4         EMC_DQM[1]         P5         EMC_DQM[3]         P6         VSS_EMC           P7         VSS_EMC         P1         VSS_EMC         P1         VSS_EMC           P10         VSS_EMC         P1         VSS_EMC         P1         VSS_EMC           P10         VSS_EMC         P1         VSS_EMC         P1         VSS_EMC           P10         VSS_EMC         P1         VSS_EMC         P1         VSS_EMC           P16         RTCX_IN         P17         RTCX_OUT         P18         VSS_RTCOSC           R0         RMC_D[0]         R8         EMC_D[07]         R9         EMC_DOM[0]           R4         EMC_D[24]/P2.5         R11         EMC_DCS1_N         R12         EMC_BLS[2]           R13         TS_XP         R14         PLI397_LOOP         R15         SYS_OUT           R16         VSS_PLLUSB         R17         VDD_PLLHCLK         R18         VSS_PLLHCLK           R0         T         EMC_D[02]         T6         EMC_D[14                                                                                                                                                                                                                                                                            | Din       | Sumbol                     | 1040-1<br>Din | (IFDGA290)             | Din      | Symbol                                  |
| P1         EMC_A(0)/P1.9         P2         EMC_A(0)/P1.10         P3         EMC_A(1)/P1.11           P4         EMC_DQM(1)         P5         EMC_DQM(3)         P6         VSS_EMC           P7         VSS_EMC         P8         VSS_EMC         P9         VSS_EMC           P10         VSS_EMC         P11         VSS_EMC         P12         EMC_B(3)           P13         VSS_AD         P14         VSS_EMC         P12         EMC_B(3)           P13         VSS_EMC         P11         VSS_EMC         P12         EMC_B(3)           P14         VSS_EMC         P14         VSS_EMC         P12         EMC_B(3)           P13         VSS_AD         P14         VSS_OSC         P15         VDD_PLLUSB           P16         RTCX_IN         P17         RTCX_OUT         P18         VSS_RTCOSC           Row R         R         EMC_A(13) / P1.13         R2         EMC_A(14) / P1.14         R3         EMC_DQM(0)           R4         EMC_D(01)         R8         EMC_D(07)         R9         EMC_D(17/ EMC_DQS1           R16         EMC_D(01)         R8         EMC_D(02)         R15         SYS_QUT           R16         EMC_D(01)         T5                                                                                                                                                                                                                                                                         | Pin<br>D4 |                            | PIN           |                        | PIN      |                                         |
| P4         ENC_DOM(1)         P5         ENC_DOM(2)         P6         VSS_EMC           P7         VSS_EMC         P8         VSS_EMC         P9         VSS_EMC           P10         VSS_EMC         P11         VSS_EMC         P12         EMC_BLS[3]           P13         VSS_AD         P14         VSS_EMC         P13         VSS_EMC         P14           P16         RTCX_IN         P17         RTCX_OUT         P18         VSS_ETCOSC           Row R         R         EMC_A[14]/P1.14         R3         EMC_DQ0[0]           R4         EMC_D[01]         R8         EMC_CAS_N         R6         EMC_DQ1[7]/EMC_DQS1           R7         EMC_D[24]/P2.5         R11         EMC_CS1_N         R12         EMC_BLS[2]           R13         TS_XP         R14         PL1397_LOOP         R15         SYS_OUT           R16         VSS_PLLUSB         R17         VD_PLLHCLK         R18         VSS_PLLLK           Row T         T1         EMC_D[02]         T6         EMC_D[06]         T7           R16         VSS_PLLUSB         R17         VD_PLLHCLK         R18         VSS_PLLCK           Row T         T1         EMC_D[01]         T8                                                                                                                                                                                                                                                                                 |           |                            | PZ            |                        | P3       |                                         |
| P/         VSS_EMC         PS         VSS_EMC         P1         VSS_EMC         P1         VSS_EMC         P12         VSS_EMC         P13         VSS_EMC         P12         VSS_EMC         P12         VSS_EMC         P13         VSS_EMC         P12         VSS_EMC         P12         VSS_EMC         P12         VSS_EMC         P13         VSS_EMC         P12         VSS_EMC         P13         VSS_EMC         P14         VSS_EMC         P14         VSS_EMC         P14         VSS_EMC         P14         P142         VSS_EMC         P14         P142         VSS_EMC         P14         P142         P142         P142         EMC_D(D10)         P14         P142         EMC_D(D11)         P14         P142         EMC_CLIN         P14         P13         EMC_D(D2)         P14         P141         P13 <td>P4</td> <td></td> <td></td> <td></td> <td>Po</td> <td></td>                                                                                                               | P4        |                            |               |                        | Po       |                                         |
| P10       P11       P12       EMC_BLS[3]         P13       VSS_AD       P14       VSS_OSC       P15       VDD_PLLUSB         P16       RTCX_IN       P17       RTCX_OUT       P18       VSS_RTCOSC         Row R       R       EMC_A[13]/P1.13       R2       EMC_A[14]/P1.14       R3       EMC_DQM[0]         R4       EMC_A[13]/P1.13       R2       EMC_A[14]/P1.14       R3       EMC_DQM[0]         R4       EMC_MW_N       R5       EMC_CAS_N       R6       EMC_DTYCSO_N         R7       EMC_D[01]       R8       EMC_D[07]       R9       EMC_D[17]/EMC_DQS1         R10       EMC_D[24]/P2.5       R11       EMC_CS1_N       R12       EMC_BLS[2]         R13       TS_XP       R14       PLI397_LOOP       R15       SYSX_OUT         R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         Row T       T       EMC_D[02]       T6       EMC_D[00]/P2.1       T1         R16       EMC_D[11]       T8       EMC_D[12]       T6       EMC_D[20]/P2.1         T16       EMC_D[13]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T17       SMSLSI11       T14 <td>P7</td> <td></td> <td>Pð</td> <td>VSS_EMC</td> <td>P9</td> <td></td>                                                                                                                                                                                                                                                          | P7        |                            | Pð            | VSS_EMC                | P9       |                                         |
| P13       VSS_AD       P14       VSS_OSC       P15       VDD_PLLUSB         P16       RTCX_IN       P17       RTCX_OUT       P18       VSS_RTCOSC         Row R       R       EMC_DQM[0]       R1       EMC_A[13]/P1.13       R2       EMC_A[A]/P1.14       R3       EMC_DQM[0]         R4       EMC_WR_N       R5       EMC_CAS_N       R6       EMC_D[17]/EMC_DQS1         R1       EMC_D[24]/P2.5       R11       EMC_CS1_N       R12       EMC_BLS[2]         R13       TS_XP       R14       PLL397_LOOP       R15       SYSX_OUT         R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSSPLLHCLK         Row T       T       EMC_D[02]       T6       EMC_D[06]       T7         RM C_CLKIN       T5       EMC_D[02]       T6       EMC_D[20]/P2.1       T1         T1       EMC_D[11]       T8       EMC_D[14]       T9       EMC_D[20]/P2.1         T1       EMC_D[23]/P2.4       T11       EMC_D[27]/P2.8       T12       EMC_D[20]       R0         T1       EMC_D[13]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397       T16       VDD_OSC         Row U       U2       N.C.                                                                                                                                                                                                                                                                                                                                    | P10       | VSS_EMC                    | P11           | VSS_EMC                | P12      |                                         |
| P16       R1CX_IN       P17       R1CX_001       P18       VSS_R1C0SC         Row R       R1       EMC_A[13]/P1.13       R2       EMC_A[14]/P1.14       R3       EMC_DQM[0]         R1       EMC_MR_N       R5       EMC_CAS_N       R6       EMC_DVCS0_N         R7       EMC_D[01]       R8       EMC_D[07]       R9       EMC_D[17]/ EMC_DQS1         R10       EMC_D[24]/P2.5       R11       EMC_CS1_N       R12       EMC_BLS[2]         R13       TS_XP       R14       PLL397_LOOP       R15       SYSX_OUT         R10       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         Row T       T       EMC_D[02]       T6       EMC_D[06]       T1         R0w C_DLM[2]       T2       EMC_D[02]       T6       EMC_D[06]         T4       EMC_DLM[2]       T2       EMC_D[02]       T6       EMC_D[02]/P2.1         T1       EMC_DLM[2]       T1       EMC_D[27]/P2.8       T12       EMC_CS2_N         T3       EMC_DLM[2]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U       U2 <td>P13</td> <td>VSS_AD</td> <td>P14</td> <td>VSS_USC</td> <td>P15</td> <td>VDD_PLLUSB</td>                                                                                                                                                                                                                                        | P13       | VSS_AD                     | P14           | VSS_USC                | P15      | VDD_PLLUSB                              |
| Kow K           R1         EMC_A[13] / P1.13         R2         EMC_A[14] / P1.14         R3         EMC_DQM[0]           R4         EMC_WR_N         R5         EMC_CAS_N         R6         EMC_D[17] / EMC_DQS1           R7         EMC_D[24] / P2.5         R1         EMC_CS1_N         R12         EMC_BLS[2]           R13         TS_XP         R14         PLL397_LOOP         R15         SYSS_OUT           R16         VSS_PLLUSB         R17         VDD_PLLHCLK         R18         VSS_PLLHCLK           R0         FMC_CLKIN         T5         EMC_D[02]         T6         EMC_D[06]           T7         EMC_DL0M[2]         T2         EMC_D[14]         T9         EMC_D[20] / P2.1           T10         EMC_DL3 / P2.4         T11         EMC_D[27] / P2.8         T12         EMC_S2_N           T13         EMC_BLS[1]         T14         ADIN1 (TS_YM)         T15         VSS_PLL397           T16         VDD_PLL397         T7         SYS_IN         T18         VD_OSC           Row U         U2         N.C.         U3         EMC_D[09]         U1           U4         EMC_D[00]         U5         EMC_D[15]         U9         EMC_D[19] / P2.0                                                                                                                                                                                                                                                                   | P16       | RTCX_IN                    | P17           | RICX_OUI               | P18      | VSS_RICOSC                              |
| K1         EMC_A[13]/ P1.13         R2         EMC_A[14]/ P1.14         R3         EMC_DQM[0]           R4         EMC_WR_N         R5         EMC_DAS_N         R6         EMC_DYCS0_N           R7         EMC_D[01]         R8         EMC_D[07]         R9         EMC_D[17]/ EMC_DQS1           R10         EMC_D[24]/P2.5         R11         EMC_CS1_N         R12         EMC_BLS[2]           R13         TS_XP         R14         PL397_LOOP         R15         SYSX_OUT           R16         VSS_PLLUSB         R17         VDD_PLLHCLK         R18         VSS_PLLHCLK           R0W         T         T2         EMC_RAS_N         T3         EMC_D[06]         T4           R4         EMC_D[02]         T6         EMC_D[20]/P2.1         T6         EMC_D[20]/P2.1           T1         EMC_D[11]         T8         EMC_D[14]         T9         EMC_D[20]/P2.1           T10         EMC_BLS[1]         T11         ADIN1 (TS_YM)         T15         VDD_OSC           R0         U         U2         N.C.         U3         EMC_D[09]         U1           R14         EMC_D[03]         U6         EMC_D[09]         U1         EMC_D[01]           V                                                                                                                                                                                                                                                                            | Row       | K                          |               |                        |          |                                         |
| R4         EMC_VNR_N         R5         EMC_CAS_N         R6         EMC_DVCSO_N           R7         EMC_D[01]         R8         EMC_D[07]         R9         EMC_D[17]/ EMC_DQS1           R10         EMC_D[24]/P2.5         R11         EMC_CS1_N         R12         EMC_BLS[2]           R13         TS_XP         R14         PLL397_LOOP         R15         SYSX_OUT           R16         VSS_PLLUSB         R17         VDD_PLHCLK         R18         VSS_PLLHCLK <b>Row T</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R1        | EMC_A[13] / P1.13          | R2            | EMC_A[14] / P1.14      | R3       | EMC_DQM[0]                              |
| R7       EMC_D[01]       R8       EMC_D[07]       R9       EMC_D[17]/ EMC_DQS1         R10       EMC_D[24]/P2.5       R11       EMC_CS1_N       R12       EMC_BLS[2]         R13       TS_XP       R14       PLL397_LOOP       R15       SYSX_OUT         R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         R0w       T       T       EMC_D[04]/P2.5       R16       EMC_CLK         R0w       T       T2       EMC_RAS_N       T3       EMC_D[06]         T4       EMC_CLKIN       T5       EMC_D[02]       T6       EMC_D[06]         T7       EMC_D[11]       T8       EMC_D[14]       T9       EMC_D[20]/P2.1         T10       EMC_DL23/P2.4       T11       EMC_D[27]/P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYS_NIN       T18       VD_OSC         Row       V       V       VC_       NC.       U3       EMC_D[19]/P2.0         U4       EMC_D[00]       U5       EMC_D[13]/P2.4       U1       EMC_D[26]/P2.7       U12       EMC_D[19]/P2.0                                                                                                                                                                                                                                                                                                                                        | R4        | EMC_WR_N                   | R5            | EMC_CAS_N              | R6       | EMC_DYCS0_N                             |
| R10       EMC_D[24] / P2.5       R11       EMC_CS1_N       R12       EMC_BLS[2]         R13       TS_XP       R14       PLL397_LOOP       R15       SYSX_OUT         R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         R0w       T       T       EMC_DQM[2]       T2       EMC_RAS_N       T3       EMC_CLK         T1       EMC_CLKIN       T5       EMC_D[02]       T6       EMC_D[03] / P2.1         T10       EMC_D[23] / P2.4       T11       EMC_D[27] / P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U       U       V       VD       PL14       ADIN1 (TS_YM)       T18       VDD_OSC         Row U       U       V.C.       U3       EMC_D[09]       U1       EMC_D[01]       VB       EMC_D[02]       VB       EMC_D[03]       VB       EMC_D[03]       VB       EMC_D[03]       VB       EMC_D[03] / P2.11       VI1       EMC_D[23] / P2.3       VI1       EMC_D[26] / P2.7       V12       EMC_D[19] / P2.0       VI1       VI       EMC_D                                                                                                                                                                                                                                                                                                | R7        | EMC_D[01]                  | R8            | EMC_D[07]              | R9       | EMC_D[17]/ EMC_DQS1                     |
| R13       TS_XP       R14       PLL397_LOOP       R15       SYSX_OUT         R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         Row T       T       EMC_DQM[2]       T2       EMC_RAS_N       T3       EMC_CLK         T4       EMC_CLKIN       T5       EMC_D[02]       T6       EMC_D[06]         T7       EMC_D[11]       T8       EMC_D[14]       T9       EMC_CS2_N         T10       EMC_D[23] / P2.4       T11       EMC_D[27] / P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VD_OSC         Row U       U2       N.C.       U3       EMC_D[09]       U4       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[19] / P2.0         U14       EMC_D[26] / P2.7       U12       EMC_D[19] / P2.0       U14       EMC_D[26] / P2.7       U12       EMC_D[19] / P2.0         U14       EMC_D[26] / P2.7       U12       EMC_D[19] / P2.0       U14       EMC_D[26] / P2.7       U12       EMC_D[19] / P2.0         U15       EMC_D[12] / P2.3       U14       EMC_D[                                                                                                                                                                                                                                                                                              | R10       | EMC_D[24] / P2.5           | R11           | EMC_CS1_N              | R12      | EMC_BLS[2]                              |
| R16       VSS_PLLUSB       R17       VDD_PLLHCLK       R18       VSS_PLLHCLK         Row T       T1       EMC_DQM[2]       T2       EMC_RAS_N       T3       EMC_CLK         T4       EMC_CLKIN       T5       EMC_D[02]       T6       EMC_D[20]/P2.1         T10       EMC_D[23]/P2.4       T11       EMC_D[27]/P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VD_OSC         Row U       U2       N.C.       U3       EMC_D[09]       U4         U4       EMC_D[00]       U5       EMC_D[15]       U9       EMC_D[19]/P2.0         U10       EMC_D[22]/P2.3       U11       EMC_D[26]/P2.7       U12       EMC_D[19]/P2.0         U10       EMC_CS0_N       U14       EMC_D[26]/P2.7       U12       EMC_D[19]/P2.0         U113       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U14       EMC_D[26]/P2.7       U12       MC_D[10]       MC_D[10]       MC_D[10]                                                                                                                                                                                                                                                                                                                       | R13       | TS_XP                      | R14           | PLL397_LOOP            | R15      | SYSX_OUT                                |
| Row T           T1         EMC_DQM[2]         T2         EMC_RAS_N         T3         EMC_CLK           T4         EMC_CLKIN         T5         EMC_D[02]         T6         EMC_D[06]           T7         EMC_D[11]         T8         EMC_D[12]         T9         EMC_D[20] / P2.1           T10         EMC_D[23] / P2.4         T11         EMC_D[27] / P2.8         T12         EMC_CS2_N           T13         EMC_BLS[1]         T14         ADIN1 (TS_YM)         T15         VSS_PLL397           T16         VDD_PLL397         T17         SYSX_IN         T18         VDD_OSC           Row U         U2         N.C.         U3         EMC_D[09]         U1           V         EMC_D[12]         U8         EMC_D[15]         U9         EMC_D[19] / P2.0           U1         EMC_D[22] / P2.3         U11         EMC_D[26] / P2.7         U12         EMC_D[19] / P2.0           U10         EMC_CSO_N         U14         EMC_BLS[0]         U15         ADIN0 (TS_XM)           U13         EMC_CSO_N         U14         EMC_BLS[0]         U15         ADIN0 (TS_XM)           U14         EMC_BLS[0]         U15         ADIN0 (TS_XM)         U15         ADIN0 (TS_XM)                                                                                                                                                                                                                                                          | R16       | VSS_PLLUSB                 | R17           | VDD_PLLHCLK            | R18      | VSS_PLLHCLK                             |
| T1EMC_DQM[2]T2EMC_RAS_NT3EMC_CLKT4EMC_CLKINT5EMC_D[02]T6EMC_D[06]T7EMC_D[11]T8EMC_D[14]T9EMC_D[20]/P2.1T10EMC_D[23]/P2.4T11EMC_D[27]/P2.8T12EMC_CS2_NT13EMC_BLS[1]T14ADIN1 (TS_YM)T15VSS_PLL397T16VDD_PLL397T17SYSX_INT18VDD_OSCRowUU2N.C.U3EMC_D[09]U4EMC_D[00]U5EMC_D[03]U6EMC_D[09]U7EMC_D[12]U8EMC_D[15]U9EMC_D[19]/P2.0U10EMC_SO_NU14EMC_BLS[0]U15ADIN0 (TS_XM)U113EMC_CSO_NU14EMC_BLS[0]U15ADIN0 (TS_XM)U16TS_YPU17N.C.VVEMC_D[04]V4EMC_D[05]V5EMC_D[08]V6EMC_D[10]V7EMC_D[05]V5EMC_D[08]V6EMC_D[10]V10EMC_D[13]V8EMC_D[16]/EMC_DQS0V9EMC_D[18]/EMC_CLK_NV10EMC_D[21]/P2.2V11EMC_D[25]/P2.6V12EMC_D[28]/P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Row       | т                          |               |                        |          |                                         |
| T4       EMC_CLKIN       T5       EMC_D[02]       T6       EMC_D[06]         T7       EMC_D[11]       T8       EMC_D[14]       T9       EMC_D[20] / P2.1         T10       EMC_D[23] / P2.4       T11       EMC_D[27] / P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VD_OSC         Row U         U2       N.C.       U3       EMC_D[09]         U4       EMC_D[00]       U5       EMC_D[15]       U9       EMC_D[19] / P2.0         U10       EMC_D[22] / P2.3       U11       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U11       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U14       EMC_D[06]       V1       V17       N.C.         Row V       V3       EMC_D[04]       V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]       V1         V4       EMC_D[05]       V5       EMC_D[16]/ EMC_DQSO       V9<                                                                                                                                                                                                                                                                                                                                               | T1        | EMC_DQM[2]                 | T2            | EMC_RAS_N              | Т3       | EMC_CLK                                 |
| T7       EMC_D[11]       T8       EMC_D[14]       T9       EMC_D[20]/P2.1         T10       EMC_D[23]/P2.4       T11       EMC_D[27]/P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U         U2       N.C.       U3       EMC_CKE0         U4       EMC_D[00]       U5       EMC_D[03]       U6       EMC_D[09]         U7       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[19]/P2.0         U10       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U14       EMC_D[08]       U15       ADIN0 (TS_XM)       U14         U15       FMC_D[04]       V       EMC_D[04]       V         V       V       V       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[18]/EMC_CLK_N         V10       EMC_D[13]<                                                                                                                                                                                                                                                                                                                                                                | T4        | EMC_CLKIN                  | T5            | EMC_D[02]              | Т6       | EMC_D[06]                               |
| T10       EMC_D[23] / P2.4       T11       EMC_D[27] / P2.8       T12       EMC_CS2_N         T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U         U2       N.C.       U3       EMC_CKE0         U4       EMC_D[00]       U5       EMC_D[03]       U6       EMC_D[19] / P2.0         U10       EMC_D[22] / P2.3       U11       EMC_D[26] / P2.7       U12       EMC_D[3] / P2.11         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.       V       V         V3       EMC_D[04]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[18]/EMC_CLK_N         V10       EMC_D[13]       V8       EMC_D[20]/ P2.6       V12       EMC_D[28]/ P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T7        | EMC_D[11]                  | T8            | EMC_D[14]              | Т9       | EMC_D[20] / P2.1                        |
| T13       EMC_BLS[1]       T14       ADIN1 (TS_YM)       T15       VSS_PLL397         T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U         U2       N.C.       U3       EMC_CKE0         U4       EMC_D[00]       U5       EMC_D[03]       U6       EMC_D[09]         U7       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[19] / P2.0         U10       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.       V       V         V3       EMC_D[04]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V4       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[13]/P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | T10       | EMC_D[23] / P2.4           | T11           | EMC_D[27] / P2.8       | T12      | EMC_CS2_N                               |
| T16       VDD_PLL397       T17       SYSX_IN       T18       VDD_OSC         Row U       U2       N.C.       U3       EMC_CKE0         U4       EMC_D[00]       U5       EMC_D[03]       U6       EMC_D[09]         U7       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[30] / P2.11         U10       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.       V       V         V3       EMC_D[04]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_CLK_N         V10       EMC_D[21]/P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T13       | EMC_BLS[1]                 | T14           | ADIN1 (TS_YM)          | T15      | VSS_PLL397                              |
| Row U         U2         N.C.         U3         EMC_CKE0           U4         EMC_D[00]         U5         EMC_D[03]         U6         EMC_D[09]           U7         EMC_D[12]         U8         EMC_D[15]         U9         EMC_D[3] / P2.0           U10         EMC_CS0_N         U11         EMC_BLS[0]         U15         ADIN0 (TS_XM)           U16         TS_YP         U17         N.C.         Kmoc_D[04]         V17           Kow V         V         V3         EMC_D[04]         V6         EMC_D[04]           V4         EMC_D[05]         V5         EMC_D[08]         V6         EMC_D[18]/ EMC_CLK_N           V10         EMC_D[21] / P2.2         V11         EMC_D[25] / P2.6         V12         EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T16       | VDD_PLL397                 | T17           | SYSX_IN                | T18      | VDD_OSC                                 |
| U2         N.C.         U3         EMC_CKE0           U4         EMC_D[00]         U5         EMC_D[03]         U6         EMC_D[09]           U7         EMC_D[12]         U8         EMC_D[15]         U9         EMC_D[19] / P2.0           U10         EMC_CS0_N         U14         EMC_D[26] / P2.7         U12         EMC_D[30] / P2.11           U13         EMC_CS0_N         U14         EMC_BLS[0]         U15         ADIN0 (TS_XM)           U16         TS_YP         U17         N.C.         V         V           V           V3         EMC_D[04]           V4         EMC_D[05]         V5         EMC_D[08]         V6         EMC_D[10]           V4         EMC_D[05]         V5         EMC_D[16]/EMC_DQS0         V9         EMC_D[18]/EMC_CLK_N           V10         EMC_D[21] / P2.2         V11         EMC_D[25] / P2.6         V12         EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Row       | U                          |               |                        |          |                                         |
| U4       EMC_D[00]       U5       EMC_D[03]       U6       EMC_D[09]         U7       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[19] / P2.0         U10       EMC_D[22] / P2.3       U11       EMC_D[26] / P2.7       U12       EMC_D[30] / P2.11         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                            | U2            | N.C.                   | U3       | EMC_CKE0                                |
| U7       EMC_D[12]       U8       EMC_D[15]       U9       EMC_D[19] / P2.0         U10       EMC_D[22] / P2.3       U11       EMC_D[26] / P2.7       U12       EMC_D[30] / P2.11         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.       Row V       V         V       V       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V4       EMC_D[13]       V8       EMC_D[16] / EMC_DQS0       V9       EMC_D[18] / EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | U4        | EMC_D[00]                  | U5            | EMC_D[03]              | U6       | EMC_D[09]                               |
| U10       EMC_D[22] / P2.3       U11       EMC_D[26] / P2.7       U12       EMC_D[30] / P2.11         U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.         Row V         V3       EMC_D[04]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | U7        | EMC_D[12]                  | U8            | EMC_D[15]              | U9       | EMC_D[19] / P2.0                        |
| U13       EMC_CS0_N       U14       EMC_BLS[0]       U15       ADIN0 (TS_XM)         U16       TS_YP       U17       N.C.         Row V         V3       EMC_D[04]         V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U10       | EMC_D[22] / P2.3           | U11           | EMC_D[26] / P2.7       | U12      | EMC_D[30] / P2.11                       |
| U16 TS_YP       U17 N.C.         Row V       V3         EMC_D[04]         V4       EMC_D[05]         V5       EMC_D[08]         V6       EMC_D[10]         V7       EMC_D[13]         V8       EMC_D[16]/ EMC_DQS0         V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2         V11       EMC_D[25] / P2.6         V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U13       | EMC_CS0_N                  | U14           | EMC_BLS[0]             | U15      | ADIN0 (TS_XM)                           |
| Kow V         V3         EMC_D[04]           V4         EMC_D[05]         V5         EMC_D[08]         V6         EMC_D[10]           V7         EMC_D[13]         V8         EMC_D[16]/ EMC_DQS0         V9         EMC_D[18]/ EMC_CLK_N           V10         EMC_D[21] / P2.2         V11         EMC_D[25] / P2.6         V12         EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U16       | TS_YP                      | U17           | N.C.                   |          |                                         |
| V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Row       | V                          |               |                        |          |                                         |
| V4       EMC_D[05]       V5       EMC_D[08]       V6       EMC_D[10]         V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                            |               |                        | V3       | EMC D[04]                               |
| V7       EMC_D[13]       V8       EMC_D[16]/ EMC_DQS0       V9       EMC_D[18]/ EMC_CLK_N         V10       EMC_D[21] / P2.2       V11       EMC_D[25] / P2.6       V12       EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V4        | EMC D[05]                  | V5            | EMC DI081              | V6       | EMC D[10]                               |
| V10     EMC_D[21] / P2.2     V11     EMC_D[25] / P2.6     V12     EMC_D[28] / P2.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <br>V7    | EMC D[13]                  | VR            | EMC_D[16]/ EMC_DOS0    | ٧٩       |                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V10       | EMC_D[21]/P2 2             | \/11          | EMC_D[25] / P2 6       | \/12     | EMC_D[28] / P2 9                        |
| V13_EMC_D[29] / P2 10 V14_EMC_D[31] / P2 12 V15_EMC_CS3_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V12       | EMC_D[29] / P2 10          | V11           | EMC_D[20]/12.0         | \/15     | EMC_CS3_N                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V16       |                            | v 14          |                        | ۷IJ      |                                         |

#### 6.2 Pin description

| NXP Semicond        | ductors  |                        |            |                | LPC32x0                                                |
|---------------------|----------|------------------------|------------|----------------|--------------------------------------------------------|
|                     |          | 16/32-bi               | t ARM926-E | JS micr        | ocontroller with external memory interface             |
| 6.                  | .2 Pin d | escription             |            |                |                                                        |
| Table 4. Pin desc   | cription |                        |            |                |                                                        |
| Symbol              | Pin      | Power Supply<br>Domain | Туре       | Reset<br>state | Description                                            |
| ADIN0 (TS_XM)       | U15      | VDD_AD                 | analog in  | input          | ADC input 0, Touch Screen X minus                      |
| ADIN1 (TS_YM)       | T14      | VDD_AD                 | analog in  | input          | ADC input 1, Touch Screen Y minus                      |
| ADIN2 (TS_AUX_IN    | l) V16   | VDD_AD                 | analog in  | input          | ADC input 2, Touch Screen AUX input                    |
| DBGEN               | G14      | VDD_IOD                | I: PD      | input          | Device test input (JTAG select = 0; boundary scan = 1) |
| EMC_A[00] /         | L3       | VDD_EMC                | I/O        | L              | EMC address bit 0                                      |
| P1.0                |          |                        | I/O        |                | Port 1 bit 0                                           |
| EMC_A[01] /         | L4       | VDD_EMC                | I/O        | L              | EMC address bit 1                                      |
| P1.1                |          |                        | I/O        |                | Port 1 bit 1                                           |
| EMC_A[02] /         | M1       | VDD_EMC                | I/O        | L              | EMC address bit 2                                      |
| P1.2                |          |                        | I/O        |                | Port 1 bit 2                                           |
| EMC_A[03] /         | M2       | VDD_EMC                | I/O        | L              | EMC address bit 3                                      |
| F1.3                |          |                        | I/O        |                | Port 1 bit 3                                           |
| EMC_A[04] /<br>P1.4 | M3       | VDD_EMC                | I/O        | L              | EMC address bit 4                                      |
| EMC A[05] /         | N1       | VDD FMC                | I/O        | 1              | FMC address bit 5                                      |
| P1.5                |          | 100_2.00               | I/O        | -              | Port 1 bit 5                                           |
| EMC A[06] /         | N2       | VDD EMC                | I/O        | L              | EMC address bit 6                                      |
| P1.6                |          |                        | 1/O        |                | Port 1 bit 6                                           |
| EMC A[07/           | N3       | VDD EMC                | I/O        | L              | EMC address bit 7                                      |
| P1.7                |          | —                      | I/O        |                | Port 1 bit 7                                           |
| EMC_A[08] /         | M4       | VDD_EMC                | I/O        | L              | EMC address bit 8                                      |
| P1.8                |          | _                      | I/O        |                | Port 1 bit 8                                           |
| EMC_A[09] /         | P1       | VDD_EMC                | I/O        | L              | EMC address bit 9                                      |
| P1.9                |          |                        | I/O        |                | Port 1 bit 9                                           |
| EMC_A[10] /         | P2       | VDD_EMC                | I/O        | L              | EMC address bit 10                                     |
| P1.10               |          |                        | I/O        |                | Port 1 bit 10                                          |
| EMC_A[11] /         | P3       | VDD_EMC                | I/O        | L              | EMC address bit 11                                     |
| P1.11               |          |                        | I/O        |                | Port 1 bit 11                                          |
| EMC_A[12] /         | N4       | VDD_EMC                | I/O        | L              | EMC address bit 12                                     |
| P1.12               |          |                        | I/O        |                | Port 1 bit 12                                          |
| EMC_A[13] /         | R1       | VDD_EMC                | I/O        | L              | EMC address bit 13                                     |
| P1.13               |          |                        | I/O        |                | Port 1 bit 13                                          |
| EMC_A[14] /         | R2       | VDD_EMC                | I/O        | L              | EMC address bit 14                                     |
| P1.14               |          |                        | I/O        |                | Port 1 bit 14                                          |
| EMC_A[15] /         | L1       | VDD_EMC                | I/O        | L              | EMC address bit 15                                     |
| P1.15               |          |                        | I/O        |                | Port 1 bit 15                                          |
| EMC_A[16] /         | K3       | VDD_EMC                | I/O        | L              | EMC address bit 16                                     |
| P1.16               |          |                        | I/O        |                | Port 1 bit 16                                          |

| Symbol      | Pin description<br>Pin | Power Supply | Type    | Reset | Description                                 |
|-------------|------------------------|--------------|---------|-------|---------------------------------------------|
| Gymbol      |                        | Domain       | туре    | state | Description                                 |
| EMC_A[17] / | / K4                   | VDD_EMC      | I/O     | L     | EMC address bit 17                          |
| P1.17       |                        |              | I/O     |       | Port 1 bit 17                               |
| EMC_A[18] / | / K2                   | VDD_EMC      | I/O     | L     | EMC address bit 18                          |
| P1.18       |                        |              | I/O     |       | Port 1 bit 18                               |
| EMC_A[19] / | / K1                   | VDD_EMC      | I/O     | L     | EMC address bit 19                          |
| P1.19       |                        |              | I/O     |       | Port 1 bit 19                               |
| EMC_A[20] / | / J1                   | VDD_EMC      | I/O     | L     | EMC address bit 20                          |
| P1.20       |                        |              | I/O     |       | Port 1 bit 20                               |
| EMC_A[21] / | / J2                   | VDD_EMC      | I/O     | L     | EMC address bit 21                          |
| P1.21       |                        |              | I/O     |       | Port 1 bit 21                               |
| EMC_A[22] / | / J3                   | VDD_EMC      | I/O     | L     | EMC address bit 22                          |
| P1.22       |                        |              | I/O     |       | Port 1 bit 22                               |
| EMC_A[23] / | / J4                   | VDD_EMC      | I/O     | L     | EMC address bit 23                          |
| P1.23       |                        |              | I/O     |       | Port 1 bit 23                               |
| EMC_BLS[0   | ] U14                  | VDD_EMC      | 0       | Н     | Static memory byte lane 0 select            |
| EMC_BLS[1   | ] T13                  | VDD_EMC      | 0       | Н     | Static memory byte lane 1 select            |
| EMC_BLS[2   | ] R12                  | VDD_EMC      | 0       | Н     | Static memory byte lane 2 select            |
| EMC_BLS[3   | ] P12                  | VDD_EMC      | 0       | Н     | Static memory byte lane 3 select            |
| EMC_CAS_I   | N R5                   | VDD_EMC      | 0       | Н     | SDRAM column address strobe out, active low |
| EMC_CKE0    | U3                     | VDD_EMC      | 0       | L     | Clock enable out for SDRAM bank 0           |
| EMC_CKE1    | L2                     | VDD_EMC      | 0       | L     | Clock enable out for SDRAM bank 1           |
| EMC_CLK     | Т3                     | VDD_EMC      | 0       | L/R   | SDRAM clock out                             |
| EMC_CLKIN   | N T4                   | VDD_EMC      | I       | input | SDRAM clock feedback                        |
| EMC_CS0_N   | N U13                  | VDD_EMC      | 0       | Н     | EMC static memory chip select 0             |
| EMC_CS1_N   | N R11                  | VDD_EMC      | 0       | Н     | EMC static memory chip select 1             |
| EMC_CS2_N   | N T12                  | VDD_EMC      | 0       | Н     | EMC static memory chip select 2             |
| EMC_CS3_N   | N V15                  | VDD_EMC      | 0       | Н     | EMC static memory chip select 3             |
| EMC_D[00]   | U4                     | VDD_EMC      | I/O [1] | input | EMC data bit 0                              |
| EMC_D[01]   | R7                     | VDD_EMC      | I/O [1] | input | EMC data bit 1                              |
| EMC_D[02]   | Т5                     | VDD_EMC      | I/O [1] | input | EMC data bit 2                              |
| EMC_D[03]   | U5                     | VDD_EMC      | I/O [1] | input | EMC data bit 3                              |
| EMC_D[04]   | V3                     | VDD_EMC      | I/O [1] | input | EMC data bit 4                              |
| EMC_D[05]   | V4                     | VDD_EMC      | I/O [1] | input | EMC data bit 5                              |
| EMC_D[06]   | Т6                     | VDD_EMC      | I/O [1] | input | EMC data bit 6                              |
| EMC_D[07]   | R8                     | VDD_EMC      | I/O [1] | input | EMC data bit 7                              |
| EMC_D[08]   | V5                     | VDD_EMC      | I/O [1] | input | EMC data bit 8                              |
| EMC_D[09]   | U6                     | VDD_EMC      | I/O [1] | input | EMC data bit 9                              |
| EMC_D[10]   | V6                     | VDD_EMC      | I/O [1] | input | EMC data bit 10                             |
| EMC_D[11]   | T7                     | VDD_EMC      | I/O [1] | input | EMC data bit 11                             |
| EMC_D[12]   | U7                     | VDD_EMC      | I/O [1] | input | EMC data bit 12                             |

#### LPC32x0\_00

**ZX**0

| Table 4. Pin descript   | ionco | ontinued               |         |                | 00                                         | 00 00               |    |
|-------------------------|-------|------------------------|---------|----------------|--------------------------------------------|---------------------|----|
| Symbol                  | Pin   | Power Supply<br>Domain | Туре    | Reset<br>state | Description                                | Op                  | ۸V |
| EMC_D[13]               | V7    | VDD_EMC                | I/O [1] | input          | EMC data bit 13                            | N AN                | >  |
| EMC_D[14]               | T8    | VDD_EMC                | I/O [1] | input          | EMC data bit 14                            | P.A.                |    |
| EMC_D[15]               | U8    | VDD_EMC                | I/O [1] | input          | EMC data bit 15                            | ~~> <sub>&gt;</sub> |    |
| EMC_D[16]/<br>EMC_DQS0  | V8    | VDD_EMC                | I/O [1] | input          | EMC data bit 16,<br>DDR data strobe 0 I/O  |                     | PA |
| EMC_D[17]/<br>EMC_DQS1  | R9    | VDD_EMC                | I/O [1] | input          | EMC data bit 17,<br>DDR data strobe 1 I/O  |                     |    |
| EMC_D[18]/<br>EMC_CLK_N | V9    | VDD_EMC                | I/O     | input          | EMC data bit 18,<br>DDR inverted clock out |                     |    |
| EMC_D[19] /             | U9    | VDD_EMC                | I/O     | input          | EMC data bit 19                            |                     |    |
| P2.0                    |       |                        | I/O     |                | parallel I/O bit 0                         |                     |    |
| EMC_D[20] /             | Т9    | VDD_EMC                | I/O     | input          | EMC data bit 20                            |                     |    |
| P2.1                    |       |                        | I/O     |                | parallel I/O bit 1                         |                     |    |
| EMC_D[21] /             | V10   | VDD_EMC                | I/O     | input          | EMC data bit 21                            |                     |    |
| P2.2                    |       |                        | I/O     |                | parallel I/O bit 2                         |                     |    |
| EMC_D[22] /             | U10   | VDD_EMC                | I/O     | input          | EMC data bit 22                            |                     |    |
| P2.3                    |       |                        | I/O     |                | parallel I/O bit 3                         |                     |    |
| EMC_D[23] /             | T10   | VDD_EMC                | I/O     | input          | EMC data bit 23                            |                     |    |
| P2.4                    |       |                        | I/O     |                | parallel I/O bit 4                         |                     |    |
| EMC_D[24] /             | R10   | VDD_EMC                | I/O     | input          | EMC data bit 24                            |                     |    |
| P2.5                    |       |                        | I/O     |                | parallel I/O bit 5                         |                     |    |
| EMC_D[25] /             | V11   | VDD_EMC                | I/O     | input          | EMC data bit 25                            |                     |    |
| P2.6                    |       |                        | I/O     |                | parallel I/O bit 6                         |                     |    |
| EMC_D[26] /             | U11   | VDD_EMC                | I/O     | input          | EMC data bit 26                            |                     |    |
| P2.7                    |       |                        | I/O     |                | parallel I/O bit 7                         |                     |    |
| EMC_D[27] /             | T11   | VDD_EMC                | I/O     | input          | EMC data bit 27                            |                     |    |
| P2.8                    |       |                        | I/O     |                | parallel I/O bit 8                         |                     |    |
| EMC_D[28] /             | V12   | VDD_EMC                | I/O     | input          | EMC data bit 28                            |                     |    |
| P2.9                    |       |                        | I/O     |                | parallel I/O bit 9                         |                     |    |
| EMC_D[29] /             | V13   | VDD_EMC                | I/O     | input          | EMC data bit 29                            |                     |    |
| P2.10                   |       |                        | I/O     |                | parallel I/O bit 10                        |                     |    |
| EMC_D[30] /             | U12   | VDD_EMC                | I/O     | input          | EMC data bit 30                            |                     |    |
| P2.11                   |       |                        | I/O     |                | parallel I/O bit 11                        |                     |    |
| EMC_D[31] /             | V14   | VDD_EMC                | I/O     | input          | EMC data bit 31                            |                     |    |
| P2.12                   |       |                        | I/O     |                | parallel I/O bit 12                        |                     |    |
| EMC_DQM[0]              | R3    | VDD_EMC                | 0       | L              | SDRAM data mask 0 out                      |                     |    |
| EMC_DQM[1]              | P4    | VDD_EMC                | 0       | L              | SDRAM data mask 1 out                      |                     |    |
| EMC_DQM[2]              | T1    | VDD_EMC                | 0       | L              | SDRAM data mask 2 out                      |                     |    |
| EMC_DQM[3]              | P5    | VDD_EMC                | 0       | L              | SDRAM data mask 3 out                      |                     |    |
| EMC_DYCS0_N             | R6    | VDD_EMC                | 0       | Н              | SDRAM active low chip select 0             |                     |    |
| EMC_DYCS1_N             | G1    | VDD_EMC                | 0       | Н              | SDRAM active low chip select 1             |                     |    |

**ZX**U

| Table 4. Pin descr        | iptionc | ontinued               |         |                |                                      |
|---------------------------|---------|------------------------|---------|----------------|--------------------------------------|
| Symbol                    | Pin     | Power Supply<br>Domain | Туре    | Reset<br>state | Description                          |
| EMC_OE_N                  | H1      | VDD_EMC                | 0       | Н              | EMC static memory output enable      |
| EMC_RAS_N                 | T2      | VDD_EMC                | 0       | Н              | SDRAM row address strobe, active low |
| EMC_WR_N                  | R4      | VDD_EMC                | 0       | Н              | EMC write strobe, active low         |
| FLASH_ALE                 | D2      | VDD_IOC                | 0       | L              | Flash address latch enable           |
| FLASH_CE_N                | E3      | VDD_IOC                | 0       | Н              | Flash chip enable                    |
| FLASH_CLE                 | F3      | VDD_IOC                | 0       | L              | Flash command latch enable           |
| FLASH_IO[00]              | H2      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 0                |
| FLASH_IO[01]              | H3      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 1                |
| FLASH_IO[02]              | F1      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 2                |
| FLASH_IO[03]              | E1      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 3                |
| FLASH_IO[04]              | H4      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 4                |
| FLASH_IO[05]              | G2      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 5                |
| FLASH_IO[06]              | G3      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 6                |
| FLASH_IO[07]              | E2      | VDD_IOC                | I/O [1] | input          | Flash data bus, bit 7                |
| FLASH_RD_N                | C1      | VDD_IOC                | 0       | Н              | Flash read enable                    |
| FLASH_RDY                 | D1      | VDD_IOC                | I       | input          | Flash ready (from Flash device)      |
| FLASH_WR_N                | F2      | VDD_IOC                | 0       | Н              | Flash write enable                   |
| GPI_00 /                  | C16     | VDD_IOD                | I       | input          | GP input 00                          |
| I2S1RX_SDA                |         |                        | I       |                | I2S1 Receive data                    |
| GPI_01 /                  | C15     | VDD_IOD                | I       | input          | GP input 01                          |
| SERVICE_N                 |         |                        | I       |                | boot select input                    |
| GPI_02 /                  | C14     | VDD_IOD                | 1       | input          | GP input 02                          |
| CAP2.0/<br>ENET_RXD3      |         |                        | l       |                | Timer 2 Cap 0                        |
|                           |         |                        | I       |                | Ethernet receive data 3              |
| GPI_03                    | F4      | VDD_IOC                | I       | input          | GP input 03                          |
| GPI_04 /                  | E13     | VDD_IOD                | l       | input          | GP input 04                          |
| SPI1_BUSY                 |         |                        | I       |                | SPI1 busy input                      |
| GPI_05 /                  | N16     | VDD_IOA                | l       | input          | GP input 05                          |
| U3_DCD                    |         |                        | I       |                | Uart 3 data carrier detect input     |
| GPI_06 /                  | C7      | VDD_IOB                | I       | input          | GP input 06                          |
| HSTIM_CAP/<br>ENET_RXD2   |         |                        | I       |                | HS timer capture input               |
|                           |         |                        | I       |                | Ethernet receive data 2              |
| GPI_07 /                  | D13     | VDD_IOD                | l       | input          | GP input 07                          |
| CAP4.0 /<br>MCABORT       |         |                        | l       | input          | Timer 4 capture input                |
|                           |         |                        | I       | input          | Motor control PWM fast abort input   |
| GPI_08 /                  | B16     | VDD_IOD                | Ι       | input          | GP input 08                          |
| KEY_COL6 /<br>SPI2 BUSY / |         |                        | Ι       |                | keyscan column 6 input               |
| ENET_RX_DV                |         |                        | I       |                | SPI2 busy input                      |
|                           |         |                        |         |                | Ethernet receive data valid input    |

|                   |           | 16/32-DI               | : ARM926 | -EJS micro     | ocontroller with external memory interface |
|-------------------|-----------|------------------------|----------|----------------|--------------------------------------------|
| Table 4. Pin des  | criptiono | ontinued               |          |                |                                            |
| Symbol            | Pin       | Power Supply<br>Domain | Туре     | Reset<br>state | Description                                |
| GPI_09 /          | E12       | VDD_IOD                | I        | input          | GP input 09                                |
| KEY_COL7 /        |           |                        | I        |                | keyscan column 7 input                     |
| ENET_COL          |           |                        | I        |                | Ethernet collision input                   |
| GPI_19 /          | B15       | VDD_IOD                | I        | input          | GP input 19                                |
| U4_RX             |           |                        | I        |                | Uart 4 receive                             |
| GPI_28 /<br>U3_RI | N17       | VDD_IOA                | I        | input          | GP input 28                                |
|                   |           |                        | I        |                | Uart 3 ring indicator input                |
| GPIO_00           | A12       | VDD_IOD                | I/O      | input          | GP I/O 00                                  |
| GPIO_01           | A11       | VDD_IOD                | I/O      | input          | GP I/O 01                                  |
| GPIO_02 /         | D9        | VDD_IOD                | I/O      | input          | GP I/O 02                                  |
| KEY_ROW6 /        |           |                        | 0        |                | keyscan row 6 output                       |
| ENET_MDC          |           |                        | 0        |                | Ethernet PHY interface clock               |
| GPIO_03 /         | C11       | VDD_IOD                | I/O      | input          | GP I/O 03                                  |
| KEY_ROW7 /        |           |                        | I/O      |                | keyscan row 7 output                       |
|                   |           |                        | I/O      |                | Ethernet PHY interface data                |
| GPIO_04 /         | B11       | VDD_IOD                | I/O      | input          | GP I/O 04                                  |
| SSEL1 /           |           |                        | I/O      |                | SSP1 Slave Select                          |
|                   |           |                        | I/O      |                | LCD data bit 22                            |
| GPIO_05 /         | E9        | VDD_IOD                | I/O      | input          | GP I/O 05                                  |
| SSEL0 /           |           |                        | I/O      |                | SSP0 Slave Select                          |
| NCFDU             |           |                        | I/O      |                | Motor control channel 0, feedback input    |
| GPO_00 /          | C3        | VDD_IOC                | 0        | L              | GP out 00                                  |
| TST_CLK1          |           |                        |          |                | test clock 1 out                           |
| GPO_01            | D4        | VDD_IOC                | 0        | L              | GP out 01                                  |
| GPO_02 /          | B14       | VDD_IOD                | 0        | L              | GP out 02                                  |
|                   |           |                        | 0        | L              | Timer 1 Match 0                            |
|                   |           |                        | 0        | L              | LCD data bit 0                             |
| GPO_03 /          | D12       | VDD_IOD                | 0        | Н              | GP out 03                                  |
| LCDVD[1]          |           |                        | 0        |                | LCD data bit 1                             |
| GPO_04            | D8        | VDD_IOB                | 0        | L              | GP out 04                                  |
| GPO_05            | B3        | VDD_IOC                | 0        | Н              | GP out 05                                  |
| GPO_06 /          | A16       | VDD_IOD                | 0        | L              | GP out 06                                  |
| LCDVD[18]         |           |                        | 0        |                | LCD data bit 18                            |
| GPO_07 /          | A15       | VDD_IOD                | 0        | Н              | GP out 07                                  |
| LCDVD[2]          |           |                        | 0        |                | LCD data bit 2                             |
| GPO_08 /          | C13       | VDD_IOD                | 0        | L              | GP out 08                                  |
| LCDVD[8]          |           |                        | 0        |                | LCD data bit 8                             |
| GPO_09 /          | C12       | VDD_IOD                | 0        | L              | GP out 09                                  |
| LCDVD[9]          |           |                        | 0        |                | LCD data bit 9                             |

LPC32x0\_00

**ZX**0

### DRAFT DR 16/32-bit ARM926-EJS microcontroller with external memory interface DRAKT D

| Table 4. Pin descri | iptiona | continued              |      |                | Op Op                                 |
|---------------------|---------|------------------------|------|----------------|---------------------------------------|
| Symbol              | Pin     | Power Supply<br>Domain | Туре | Reset<br>state | Description                           |
| GPO_10 /            | E11     | VDD_IOD                | 0    | L              | GP out 10                             |
| MC2B /              |         |                        | 0    |                | Motor control PWM channel 2, output B |
| LODEWK              |         |                        | 0    |                | LCD panel power enable                |
| GPO_11              | E8      | VDD_IOB                | 0    | L              | GP out 11                             |
| GPO_12 /            | B12     | VDD_IOD                | 0    | L              | GP out 12                             |
| MC2A /              |         |                        | 0    |                | Motor control PWM channel 2, output A |
| LODLE               |         |                        | 0    |                | LCD line end signal                   |
| GPO_13 /            | B13     | VDD_IOD                | 0    | L              | GP out 13                             |
| MC1B/               |         |                        | 0    |                | Motor control PWM channel 1, output B |
| LUDULK              |         |                        | 0    |                | LCD clock output                      |
| GPO_14              | D3      | VDD_IOC                | 0    | L              | GP out 14                             |
| GPO_15 /            | A14     | VDD_IOD                | 0    | L              | GP out 15                             |
| MC1A /              |         |                        | 0    |                | Motor control PWM channel 1, output A |
| LCDFP               |         |                        | 0    |                | LCD frame/sync pulse                  |
| GPO_16 /            | D10     | VDD_IOD                | 0    | L              | GP out 16                             |
|                     |         |                        | 0    |                | Motor control PWM channel 0, output B |
| LUDENAB / LUDM      |         |                        | 0    |                | LCD STN AC bias / TFT data enable     |
| GPO_17              | N18     | VDD_IOA                | 0    | L              | GP out 17                             |
| GPO_18 /            | D11     | VDD_IOD                | 0    | L              | GP out 18                             |
| MC0A /              |         |                        | 0    |                | Motor control PWM channel 0, output A |
| LCDLP               |         |                        | 0    |                | LCD line sync / horizontal sync       |
| GPO_19              | C2      | VDD_IOC                | 0    | L              | GP out 19                             |
| GPO_20              | B2      | VDD_IOC                | 0    | Н              | GP out 20                             |
| GPO_21 /            | A13     | VDD_IOD                | 0    | L              | GP out 21                             |
|                     |         |                        | 0    |                | Uart 4 transmit                       |
|                     |         |                        | 0    |                | LCD data bit 3                        |
| GPO_22 /            | E10     | VDD_IOD                | 0    | L              | GP out 22                             |
| U7_HRTS /           |         |                        | 0    |                | HS Uart 7 RTS out                     |
|                     |         |                        | 0    |                | LCD data bit 14                       |
| GPO_23 /            | M16     | VDD_IOA                | 0    | L              | GP out 23                             |
| U2_HRTS /           |         |                        | 0    |                | HS Uart 2 RTS out                     |
| 03_KIS              |         |                        | 0    |                | Uart 3 RTS out                        |
| HIGHCORE /          | H16     | VDD_IOD                | 0    | L              | Core voltage control out              |
| LCDVD[17]           |         |                        | 0    |                | LCD data bit 17                       |
| I2C1_SCL            | A5      | VDD_IOB                | I/O  | Т              | I2C1 serial clock input/output        |
| I2C1_SDA            | B6      | VDD_IOB                | I/O  | Т              | I2C1 serial data input/output         |
| I2C2_SCL            | A3      | VDD_IOC                | I/O  | Т              | I2C2 serial clock input/output        |
| I2C2_SDA            | E4      | VDD_IOC                | I/O  | Т              | I2C2 serial data input/output         |
| I2S1TX_CLK /        | A4      | VDD_IOB                | I/O  | L              | I2S1 transmit clock                   |
| MAT3.0              |         |                        | I/O  |                | Timer 3 Match 0                       |

#### LPC32x0\_00

ZXU

| Table 4. Pin descri | ptionc | ontinued               |        |                | 02 02 02                             |
|---------------------|--------|------------------------|--------|----------------|--------------------------------------|
| Symbol              | Pin    | Power Supply<br>Domain | Туре   | Reset<br>state | Description                          |
| I2S1TX_SDA /        | E7     | VDD_IOB                | I/O    | input          | I2S1 transmit data                   |
| MAT3.1              |        |                        | I/O    |                | Timer 3 Match 1                      |
| I2S1TX_WS /         | B4     | VDD_IOB                | I/O    | input          | I2S1 transmit word select            |
| CAP3.0              |        |                        | I/O    |                | Timer 3 Cap 0                        |
| JTAG_NTRST          | H17    | VDD_IOD                | I : PU | input          | JTAG1 reset input                    |
| JTAG_RTCK           | H18    | VDD_IOD                | 0      | L              | JTAG1 return clock out               |
| JTAG_TCK            | H14    | VDD_IOD                | I      | input          | JTAG1 clock input                    |
| JTAG_TDI            | J16    | VDD_IOD                | I : PU | input          | JTAG1 data input                     |
| JTAG_TDO            | J15    | VDD_IOD                | 0      | L              | JTAG1 data out                       |
| JTAG_TMS            | G18    | VDD_IOD                | I : PU | input          | TAG1 test mode select input          |
| KEY_COL0 /          | F15    | VDD_IOD                | I      | input          | Keyscan column 0 input               |
| ENET_TX_CLK         |        |                        | I      |                | Ethernet transmit clock              |
| KEY_COL1 /          | E16    | VDD_IOD                | I      | input          | Keyscan column 1 input,              |
| ENET_RX_CLK /       |        |                        | Ι      |                | Ethernet receive clock (MII mode)    |
| ENET_REF_CLK        |        |                        | Ι      |                | Ethernet reference clock (RMII mode) |
| KEY_COL2 /          | D17    | VDD_IOD                | I      | input          | Keyscan column 2 input               |
| ENET_RX_ER          |        |                        | Ι      |                | Ethernet receive error input         |
| KEY_COL3 /          | D18    | VDD_IOD                | I      | input          | Keyscan column 3 input               |
| ENET_CRS            |        |                        | I      |                | Ethernet carrier sense input         |
| KEY_COL4 /          | G15    | VDD_IOD                | I      | input          | Keyscan column 4 input               |
| ENET_RXD0           |        |                        | Ι      |                | Ethernet receive data 0              |
| KEY_COL5 /          | F16    | VDD_IOD                | I      | input          | Keyscan column 5 input               |
| ENET_RXD1           |        |                        | Ι      |                | Ethernet receive data 1              |
| KEY_ROW0 /          | E15    | VDD_IOD                | I/O    | Н              | Keyscan row 0 out                    |
| ENET_TX_ER          |        |                        | I/O    |                | Ethernet transmit error              |
| KEY_ROW1 /          | E14    | VDD_IOD                | I/O    | Н              | Keyscan row 1 out                    |
| ENET_TXD2           |        |                        | I/O    |                | Ethernet transmit data 2             |
| KEY_ROW2 /          | F14    | VDD_IOD                | I/O    | Н              | Keyscan row 2 out                    |
| ENET_TXD3           |        |                        | I/O    |                | Ethernet transmit data 3             |
| KEY_ROW3 /          | D16    | VDD_IOD                | I/O    | Н              | Keyscan row 3 out                    |
| ENET_TX_EN          |        |                        | I/O    |                | Ethernet transmit enable             |
| KEY_ROW4 /          | C17    | VDD_IOD                | I/O    | Н              | Keyscan row 4 out                    |
| ENET_TXD0           |        |                        | I/O    |                | Ethernet transmit data 0             |
| KEY_ROW5 /          | C18    | VDD_IOD                | I/O    | Н              | Keyscan row 5 out                    |
| ENET_TXD1           |        |                        | I/O    |                | Ethernet transmit data 1             |
| MS_BS /             | A6     | VDD_IOD                | I/O    | L              | MS/SD card command out               |
| MAT2.1              |        |                        | I/O    |                | Timer 2 Match 1                      |
| MS_DIO0 /           | A8     | VDD_IOD                | I/O    | input          | MS/SD card data 0                    |
| MAT0.0              |        |                        | I/O    |                | Timer 0 Match 0                      |

**ZX**0

| Table 4 Pin descrin | tion | ontinued               |                  |                | RALT DARA                                       |
|---------------------|------|------------------------|------------------|----------------|-------------------------------------------------|
| Symbol              | Pin  | Power Supply<br>Domain | Туре             | Reset<br>state | Description                                     |
| MS_DIO1 /           | A7   | VDD_IOD                | I/O              | input          | MS/SD card data 1                               |
| MAT0.1              |      |                        | I/O              |                | Timer 0 Match 1                                 |
| MS_DIO2 /           | B8   | VDD_IOD                | I/O              | input          | MS/SD card data 2                               |
| MAT0.2              |      |                        | I/O              |                | Timer 0 Match 2                                 |
| MS_DIO3 /           | C8   | VDD_IOD                | I/O              | input          | MS/SD card data 3                               |
| MAT0.3              |      |                        | I/O              |                | Timer 0 Match 3                                 |
| MS_SCLK /           | B7   | VDD_IOD                | I/O              | L              | MS/SD card clock out                            |
| MAT2.0              |      |                        | I/O              |                | Timer 2 Match 0                                 |
| N.C.                | B17  | -                      |                  |                | pin not connected                               |
| N.C.                | U17  | -                      |                  |                | pin not connected                               |
| N.C.                | U2   | -                      |                  |                | pin not connected                               |
| ONSW                | M15  | VDD_RTC                | 0                | L              | RTC match out for external power control        |
| P0.0 /              | B5   | VDD_IOB                | I/O              | input          | Port 0 bit 0                                    |
| I2S1RX_CLK          |      |                        | I/O              |                | I2S1 receive clock                              |
| P0.1 /              | D7   | VDD_IOB                | I/O              | input          | Port 0 bit 1                                    |
| I2S1RX_WS           |      |                        | I/O              |                | I2S1 receive word select                        |
| P0.2 /              | M17  | VDD_IOA                | I/O              | input          | Port 0 bit 2                                    |
| I2SORX_SDA /        |      |                        | I/O              |                | I2S0 receive data                               |
|                     |      |                        | I/O              |                | LCD data bit 4                                  |
| P0.3 /              | M18  | VDD_IOA                | I/O              | input          | Port 0 bit 3                                    |
| I2SORX_CLK /        |      |                        | I/O              |                | I2S0 receive clock                              |
| 20070[3]            |      |                        | I/O              |                | LCD data bit 5                                  |
| P0.4 /              | L15  | VDD_IOA                | I/O              | input          | Port 0 bit 4                                    |
| I2SORX_WS /         |      |                        | I/O              |                | I2S0 receive word select                        |
|                     |      |                        | I/O              |                | LCD data bit 6                                  |
| P0.5 /              | L16  | VDD_IOA                | I/O              | input          | Port 0 bit 5                                    |
| I2S0TX_SDA /        |      |                        | I/O              |                | I2S0 transmit data                              |
|                     |      |                        | I/O              |                | LCD data bit 7                                  |
| P0.6 /              | L17  | VDD_IOA                | I/O              | input          | Port 0 bit 6                                    |
| I2S0TX_CLK /        |      |                        | I/O              |                | I2S0 transmit clock                             |
|                     |      |                        | I/O              |                | LCD data bit 12                                 |
| P0.7 /              | L18  | VDD_IOA                | I/O              | input          | Port 0 bit 7                                    |
| I2S0TX_WS /         |      |                        | I/O              |                | I2S0 transmit word select                       |
|                     |      |                        | I/O              |                | LCD data bit 13                                 |
| PLL397_LOOP         | R14  | VDD_AD                 | analog<br>filter |                | PLL397 loop filter<br>(for external components) |
| PWM_OUT1 /          | D14  | VDD_IOD                | 0                | L              | PWM1 out                                        |
| LCDVD[16]           |      |                        | 0                |                | LCD data bit 16                                 |

| Symbol                                                                                                                | Pin | Power Supply<br>Domain | Туре       | Reset<br>state | Description                                 |
|-----------------------------------------------------------------------------------------------------------------------|-----|------------------------|------------|----------------|---------------------------------------------|
| PWM_OUT2 /                                                                                                            | D15 | VDD_IOD                | 0          | L              | PWM2 out                                    |
| LCDVD[19]                                                                                                             |     |                        | 0          |                | internal irq/fiq status                     |
|                                                                                                                       |     |                        | 0          |                | LCD data bit 19                             |
| RESET_N                                                                                                               | M14 | VDD_RTC                | I          | input          | Reset input, active low                     |
| RESOUT_N                                                                                                              | G4  | VDD_IOC                | 0          | L/H            | Reset out. Reflects external & WDT reset    |
| RTCX_IN                                                                                                               | P16 | VDD_RTC                | analog in  | input          | RTC oscillator input                        |
| RTCX_OUT                                                                                                              | P17 | VDD_RTC                | analog out | output         | RTC oscillator output                       |
| SPI1_CLK /                                                                                                            | C9  | VDD_IOD                | 0          | input          | SPI1 clock out                              |
| SCK0                                                                                                                  |     |                        | 0          |                | SSP0 clock out                              |
| SPI1_DATIN /                                                                                                          | C10 | VDD_IOD                | I/O        | input          | SPI1 data in                                |
| MISO0 /                                                                                                               |     |                        | I/O        |                | SSP0 MISO                                   |
| SPI1_DATIN /<br>MISO0 /<br>GPI_25 /<br>MCFB1<br>SPI1_DATIO /<br>MOSI0 /<br>MCFB2<br>SPI2_CLK /<br>SCK1 /<br>_CDVDI231 |     |                        | I/O        |                | GPI bit 25                                  |
|                                                                                                                       |     |                        | I          |                | Motor control channel 1, feedback input     |
| SPI1_DATIO /                                                                                                          | B9  | VDD_IOD                | I/O        | input          | SPI1 data out (and opt. input)              |
| MOSI0 /                                                                                                               |     |                        | I/O        |                | SSP0 MOSI                                   |
| MCFD2                                                                                                                 |     |                        | I          |                | Motor control channel 2, feedback input     |
| SPI2_CLK /                                                                                                            | B10 | VDD_IOD                | I/O        | input          | SPI2 clock out                              |
| SPIZ_CLK /<br>SCK1 /                                                                                                  |     |                        | I/O        |                | SSP1 clock out                              |
|                                                                                                                       |     |                        | I/O        |                | LCD data bit 23                             |
| SPI2_DATIO /                                                                                                          | A9  | VDD_IOD                | I/O        | input          | SPI2 data out (and opt. input)              |
| MOSI1 /                                                                                                               |     |                        | I/O        |                | SSP1 MOSI                                   |
|                                                                                                                       |     |                        | I/O        |                | LCD data bit 20                             |
| SPI2_DATIN /                                                                                                          | A10 | VDD_IOD                | I/O        | input          | SPI2 data in                                |
|                                                                                                                       |     |                        | I/O        |                | SSP1 MISO                                   |
| GPI_27                                                                                                                |     |                        | I/O        |                | LCD data 21                                 |
|                                                                                                                       |     |                        | I/O        |                | GPI bit 27                                  |
| SYSCLKEN /                                                                                                            | G17 | VDD_IOD                | I/O        | Н              | Clock request out for external clock source |
| LCDVD[15]                                                                                                             |     |                        | I/O        |                | LCD data bit 15                             |
| SYSX_IN                                                                                                               | T17 | VDD_AD                 | analog in  | input          | System clock oscillator input               |
| SYSX_OUT                                                                                                              | R15 | VDD_AD                 | analog out | output         | System clock oscillator output              |
| TS_XP                                                                                                                 | R13 | VDD_AD                 | I/O        | Т              | Touchscreen X output                        |
| TS_YP                                                                                                                 | U16 | VDD_AD                 | I/O        | Т              | Touchscreen Y output                        |
| TST_CLK2                                                                                                              | C6  | VDD_IOB                | 0          | L              | Test clock 2 out                            |
| U1_RX /                                                                                                               | K15 | VDD_IOA                | I/O        | input          | HS Uart 1 receive                           |
| CAP1.0 /                                                                                                              |     |                        | I/O        |                | Timer 1 Cap 0                               |
| GPI_15                                                                                                                |     |                        | I/O        |                | GPI bit 15                                  |
| U1_TX                                                                                                                 | K16 | VDD_IOA                | 0          | Н              | HS Uart 1 transmit                          |

ZXU

| Table 4. Pin descript   | i <b>on</b> co | ontinued               |       |                | 000000000000000000000000000000000000000    |
|-------------------------|----------------|------------------------|-------|----------------|--------------------------------------------|
| Symbol                  | Pin            | Power Supply<br>Domain | Туре  | Reset<br>state | Description                                |
| U2_HCTS /               | J18            | VDD_IOA                | I/O   | input          | HS Uart 2 Clear to Send input              |
| U3_CTS/                 |                |                        | Ι     |                | Uart 3 Clear to Send                       |
|                         |                |                        | I/O   |                | GPI bit 16                                 |
| U2_RX/                  | K18            | VDD_IOA                | I/O   | input          | HS Uart 2 receive                          |
| U3_DSR /                |                |                        | I/O   |                | Uart 3 data set ready                      |
| GPI_17                  |                |                        | I/O   |                | GPI bit 17                                 |
| U2_TX /                 | K17            | VDD_IOA                | 0     | Н              | HS Uart 2 transmit                         |
| U3_DTR                  |                |                        | 0     |                | Uart 3 data terminal ready out             |
| U3_RX /                 | J14            | VDD_IOD                | I/O   | input          | Uart 3 receive                             |
| GPI_18                  |                |                        | I/O   |                | GPI bit 18                                 |
| U3_TX                   | J17            | VDD_IOD                | 0     | Н              | Uart 3 transmit                            |
| U5_RX /                 | F18            | VDD_IOD                | I/O   | input          | Uart 5 receive                             |
| GPI_20                  |                |                        | I     |                | GPI bit 20                                 |
| U5_TX                   | H15            | VDD_IOD                | 0     | Н              | Uart 5 transmit                            |
| U6_IRRX /               | F17            | VDD_IOD                | I/O   | input          | Uart 6 receive (with IrDA)                 |
| GPI_21                  |                |                        | I     |                | GPI bit 21                                 |
| U6_IRTX                 | G16            | VDD_IOD                | 0     | L              | Uart 6 transmit (with IrDA)                |
| U7_HCTS /               | G13            | VDD_IOD                | Ι     | input          | HS Uart 7 CTS in                           |
|                         |                |                        | Ι     |                | Timer 0 Cap 1                              |
| GPI_22                  |                |                        | Ι     |                | LCD panel clk in                           |
|                         |                |                        | I     |                | GPI bit 22                                 |
| U7_RX /                 | E17            | VDD_IOD                | I/O   | input          | HS Uart 7 receive                          |
| CAP0.0 /<br>LCDVD[10] / |                |                        | I/O   |                | Timer 0 Cap 0                              |
| GPI_23                  |                |                        | I/O   |                | LCD data bit 10                            |
|                         |                |                        | I/O   |                | GPI bit 23                                 |
| U7_TX /                 | E18            | VDD_IOD                | 0     | Н              | HS Uart 7 transmit                         |
| MAT1.1 /<br>LCDVD[11]   |                |                        | 0     |                | Timer 1 Match 1                            |
|                         |                |                        | 0     |                | LCD data bit 11                            |
| USB_ATX_INT_N           | C4             | VDD_IOC                | I     | input          | Interrupt from USB ATX                     |
| USB_DAT_VP /            | D5             | VDD_IOC                | I/O   | input          | USB transmit data, D+ receive              |
| U5_RX                   |                |                        | I/O   |                | Uart 5 receive                             |
| USB_I2C_SCL             | E5             | VDD_IOC                | I/O   | Т              | I2C clock for USB ATX interface            |
| USB_I2C_SDA             | E6             | VDD_IOC                | I/O   | Т              | I2C data for USB ATX interface             |
| USB_OE_TP_N             | D6             | VDD_IOC                | I/O   | Н              | USB transmit enable for DAT/SE0            |
| USB_SE0_VM /            | C5             | VDD_IOC                | I/O   | input          | USB single ended zero transmit, D- Receive |
| U5_1X                   |                |                        | I/O   | input          | Uart 5 transmit                            |
| VDD_AD                  | N12,<br>N13    | VDD_AD                 | power | -              | 2.8V supply for ADC (TS)                   |

| Table 4. | Pin descript | i <b>on</b> co                                                            | ntinued                |       |                | Op.                                                                  | Op Op       |
|----------|--------------|---------------------------------------------------------------------------|------------------------|-------|----------------|----------------------------------------------------------------------|-------------|
| Symbol   |              | Pin                                                                       | Power Supply<br>Domain | Туре  | Reset<br>state | Description                                                          | Opp         |
| VDD_COF  | RE           | G7,<br>G9,<br>J1,<br>J7,<br>J12,<br>M7,<br>M11                            | VDD_CORE               | power |                | 1.2 V (or 0.9 V) supply for core                                     | TAT DRAFT D |
| VDD_COF  | REFXD        | L12,<br>M13                                                               | VDD_COREFXD            | power |                | Fixed 1.2 V supply for core                                          |             |
| VDD_EM0  | C            | J6,<br>K6,<br>K7,<br>L6,<br>M6,<br>M8,<br>N7,<br>N8,<br>N9<br>N10,<br>N11 | VDD_EMC                | power |                | 1.8 V supply or 2.8 V supply for<br>External Memory Controller (EMC) |             |
| VDD_IOA  |              | H13,<br>J13                                                               | VDD_IOA                | power |                | 1.8 V or 3 V supply for IOA Domain                                   |             |
| VDD_IOB  |              | F8                                                                        | VDD_IOB                | power |                | 1.8 V or 3 V supply for IOB Domain                                   |             |
| VDD_IOC  |              | F7,<br>G6,<br>H6,<br>J5                                                   | VDD_IOC                | power |                | 1.8 V or 3 V supply for IOC Domain                                   |             |
| VDD_IOD  |              | F13,<br>F9                                                                | VDD_IOD                | power |                | 1.8 V to 3 V supply for IOD Domain                                   |             |
| VDD_OSC  | )            | T18                                                                       | VDD_IOD                | power |                | 1.2 V supply for main oscillator                                     |             |
| VDD_PLL  | 397          | T16                                                                       | VDD_PLL397             | power |                | 1.2 V supply for 397x PLL                                            |             |
| VDD_PLL  | HCLK         | R17                                                                       | VDD_PLLHCLK            | power |                | 1.2 V supply for HCLK PLL                                            |             |
| VDD_PLL  | USB          | P15                                                                       | VDD_PLLUSB             | power |                | 1.2 V supply for USB PLL                                             |             |
| VDD_FUS  | SE .         | N14                                                                       | VDD_FUSE               | power |                | 1.2 V supply                                                         |             |
| VDD_RTC  | ;            | K14                                                                       | VDD_RTC                | power |                | 1.2 V supply for RTC I/O                                             |             |
| VDD_RTC  | CORE         | L13                                                                       | VDD_RTCCORE            | power |                | 1.2 V supply for RTC                                                 |             |
| VDD_RTC  | COSC         | N15                                                                       | VDD_RTCOSC             | power |                | 1.2 V supply for RTC oscillator                                      |             |
| VSS_AD   |              | P13                                                                       |                        | power |                | Ground for ADC (Touchscreen)                                         |             |
| VSS_COF  | ξE           | G8,<br>G10,<br>G12,<br>H7,<br>K12,<br>L7,<br>M9,<br>M10,<br>M12           |                        | power |                | Ground for core                                                      |             |

### DRAFT DR 16/32-bit ARM926-EJS microcontroller with external memory interface DRARTON

<sup>E</sup>P(

**32xu** 

|                  |                                                                     | 16/32-bi               | t ARM926-I | EJS micro      | ocontroller with external memory interface               |
|------------------|---------------------------------------------------------------------|------------------------|------------|----------------|----------------------------------------------------------|
| Table 4. Pin des | criptionc                                                           | ontinued               |            |                | 02 02 02                                                 |
| Symbol           | Pin                                                                 | Power Supply<br>Domain | Туре       | Reset<br>state | Description                                              |
| VSS_EMC          | K5,<br>L5,<br>M5,<br>N6,<br>P6,<br>P7,<br>P8,<br>P9,<br>P10,<br>P11 |                        | power      |                | Ground for EMC                                           |
| VSS_IOA          | K13                                                                 |                        | power      |                | Ground for 1.8V or 3V I/O                                |
| VSS_IOB          | F6                                                                  |                        | power      |                | Ground for 1.8V or 3V I/O for GPI_06,<br>GPO_04/11, I2C1 |
| VSS_IOC          | F5,<br>G5,<br>H5                                                    |                        | power      |                | Ground IOC Domain                                        |
| VSS_IOD          | F10,<br>F11,<br>F12,<br>H12                                         |                        | power      |                | Ground IOD Domain                                        |
| VSS_OSC          | P14                                                                 |                        | power      |                | Ground for main oscillator                               |
| VSS_PLL397       | T15                                                                 |                        | power      |                | Ground for 397x PLL                                      |
| VSS_PLLHCLK      | R18                                                                 |                        | power      |                | Ground for HCLK PLL                                      |
| VSS_PLLUSB       | R16                                                                 |                        | power      |                | Ground for USB PLL                                       |
| VSS_RTCCORE      | L14                                                                 |                        | power      |                | Ground for RTC                                           |
| VSS_RTCOSC       | P18                                                                 |                        | power      |                | Ground for RTC oscillator                                |
|                  |                                                                     |                        |            |                |                                                          |

[1] BK: pin has a bus keeper function that weakly retains the last level driven on an I/O pin when it is switched from output to input.

DRAM, D

ALT DRA

#### 7. Functional description

#### 7.1 CPU and Subsystems

#### 7.1.1 CPU

NXP created the LPC32x0 family using an ARM926EJ-S CPU core that includes a Harvard architecture and a 5-stage pipeline. To this ARM core, NXP implemented a 32KB Instruction Cache, a 32 KB Data Cache and a Vector Floating Point coprocessor. The ARM926EJ-S core also has an integral Memory Management Unit (MMU) to provide the virtual memory capabilities required to support the multi-programming demands of modern operating systems. The basic ARM926EJ-S core V5TE instruction set includes DSP instruction extensions for native Jazelle Java Byte-code execution in hardware. The LPC32x0 family operates at CPU frequencies up to 266 MHz.

#### 7.1.2 Vector Floating Point (VFP) coprocessor

The LPC32x0 family includes a VFP co-processor providing full support for single-precision and double-precision add, subtract, multiply, divide, and multiply-accumulate operations at CPU clock speeds. It is compliant with the IEEE 754 standard for binary Floating-Point Arithmetic. This hardware floating point capability makes the microcontroller suitable for advanced Motor control and DSP applications. The VFP has 3 separate pipelines for Floating-point MAC operations, divide or square root operations, and Load/Store operations. These pipelines operate in parallel and can complete execution out of order. All single-precision instructions execute in one cycle, except the divide and square root instructions. All double-precision multiply and multiply-accumulate instructions take two cycles. The VFP also provides format conversions between floating-point and integer word formats.

#### 7.1.3 Emulation and debugging

The LPC32x0 family supports emulation and debugging via a dedicated JTAG serial port. An Embedded Trace Buffer allows tracing program execution. The dedicated JTAG port allows debugging of all chip features without impact to any pins that may be used in the application.

#### Embedded ICE

Standard ARM EmbeddedICE logic provides on-chip debug support. The debugging of the target system requires a host computer running the debugger software and an Embedded ICE protocol converter. The Embedded ICE protocol converter converts the Remote Debug Protocol commands to the JTAG data needed to access the ARM core.

The ARM core has a Debug Communication Channel function built-in. The debug communication channel allows a program running on the target to communicate with the host debugger or another separate host without stopping the program flow or entering the debug state.

#### Embedded Trace Buffer

The Embedded Trace Module (ETM) is connected directly to the ARM core. It compresses the trace information and exports it through a narrow trace port. An internal Embedded Trace Buffer of 2 k  $\times$  24 bits captures the trace information under software debugger control. Data from the Embedded Trace Buffer is recovered by the debug software through the JTAG port.

The trace contains information about when the ARM core switches between states. Instruction trace (or PC trace) shows the flow of execution of the processor and provides a list of all the instructions that were executed. Instruction trace is significantly compressed by only broadcasting branch addresses as well as a set of status signals that indicate the pipeline status on a cycle by cycle basis. For data accesses either data or address or both can be traced.

#### 7.2 AHB matrix

The LPC32x0 family has a multi-layer AHB matrix for inter-block communication. AHB is an ARM defined high-speed bus, which is part of the ARM bus architecture. AHB is a high-bandwidth low-latency bus that supports multi-master arbitration and a bus grant/request mechanism. For systems that have only one (CPU), or two (CPU and DMA) bus masters a simple AHB works well. However, if a system requires multiple bus masters and the CPU needs access to external memory, a single AHB bus can cause a bottleneck.

To increase performance, the LPC32x0 family uses an expanded AHB architecture known as Multi-layer AHB. A Multi-layer AHB replaces the request/grant and arbitration mechanism used in a simple AHB with an interconnect matrix that moves arbitration out toward the slave devices. Thus, if a CPU and a DMA controller want access to the same memory, the interconnect matrix arbitrates between the two when granting access to the memory. This advanced architecture allows simultaneous access by bus masters to different resources with an increase in arbitration complexity. In this architectural implementation, removing guaranteed central arbitration and allowing more than one bus master to be active at the same time provides better overall microcontroller performance.

In the LPC32x0 family, the Multi-Layer AHB system has a separate bus for each of seven AHB Masters:

- CPU Data bus
- CPU Instruction bus
- General purpose DMA Master 0
- General purpose DMA Master 1
- Ethernet Controller
- USB Controller
- LCD Controller

There are no arbitration delays unless two masters attempt to access the same slave at the same time.

#### 7.2.1 APB bus

Many peripheral functions are accessed by on-chip APB busses that are attached to the higher speed AHB bus. The APB bus performs reads and writes to peripheral registers in three peripheral clocks.

#### 7.2.2 FAB bus

Some peripherals are placed on a special bus called FAB that allows faster CPU access to those peripheral functions. A write access to FAB peripherals takes a single AHB clock and a read access to FAB peripherals takes two AHB clocks.

#### 7.3 Physical Memory map

The Physical memory map incorporates several distinct regions, as shown in <u>Figure 3</u>. When an application is running, the CPU interrupt vectors are re-mapped to allow them to reside in on-chip SRAM (IRAM).

|                           | · ^>                       |                                          |  |  |
|---------------------------|----------------------------|------------------------------------------|--|--|
| GB                        |                            | 0xFFFF FFFF                              |  |  |
|                           | (RESERVED)                 | 0xE400 0000                              |  |  |
|                           | EMC_CS3                    | 0xE3FF FFFF<br>0xE300 0000               |  |  |
|                           | EMC_CS2                    | 0xE2FF FFFF<br>0xE200 0000               |  |  |
|                           | EMC_CS1                    | 0xE1FF FFFF<br>0xE100 0000               |  |  |
|                           | EMC_CS0                    | 0xE0FF FFFF                              |  |  |
|                           | (RESERVED)                 | 0xDFFF FFFF                              |  |  |
|                           | ()                         | 0xC000 0000                              |  |  |
|                           | EMC_DYSC1                  |                                          |  |  |
|                           | EMC DYSCO                  | 0x9FFF FFFF                              |  |  |
| GB (                      |                            | 0x8000 0000<br>0x7FFF FFFF               |  |  |
|                           |                            |                                          |  |  |
|                           | (RESERVED)                 |                                          |  |  |
|                           |                            | 0x5000 0000<br>0x4FFF FFFF               |  |  |
|                           |                            |                                          |  |  |
| нв                        | (RESERVED)                 |                                          |  |  |
| vrt 7                     |                            |                                          |  |  |
| APB peripherals           | 0x4008 0000 to 0x400F FFF  |                                          |  |  |
| GB FAB peripherals        | 0x4000 0000 to 0x4007 FFFF | 0x4000 0000                              |  |  |
|                           |                            | 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, |  |  |
| .HB                       | (RESERVED)                 |                                          |  |  |
| irt 6                     |                            |                                          |  |  |
|                           |                            |                                          |  |  |
| AHB peripherals           | 0x3000 0000 to 0x31FF FFFF | 0x3000 0000                              |  |  |
|                           |                            | 0x2FFF FFFF                              |  |  |
|                           | (RESERVED)                 |                                          |  |  |
| HB AHB peripherals        | 0x200A 0000 to 0x200B FFFF | 1                                        |  |  |
| APB peripherals           | 0x2008 0000 to 0x2009 FFFF |                                          |  |  |
| AHB peripherals           | 0x2000 0000 to 0x2007 FFFF | 0x2000 0000                              |  |  |
|                           |                            | 0x1FFF FFFF                              |  |  |
|                           | (RESERVED)                 |                                          |  |  |
|                           |                            | 0x1000 0000                              |  |  |
| IROM                      | 0x0C00 0000 to 0x0FFF FFFF | 0x0FFF FFFF                              |  |  |
| IRAM                      | 0x0800 0000 to 0x0BFF FFFF |                                          |  |  |
| ory dummy for DMA garbage | 0x0400 0000 to 0x07FF FFFF |                                          |  |  |
|                           |                            |                                          |  |  |

INT DRAFT DR

#### 7.4 Internal Memory

#### **On-Chip ROM**

TORA\_ The built-in 16 KB ROM contains a program which runs a boot procedure to load code from one of four external sources, UART5, SSP0 SPI, EMC Static CS0 memory, or NAND FLASH.

After reset, execution always begins from the internal ROM. The bootstrap software first reads the SERVICE N input (GPI 01). If SERVICE N is low, the bootstrap starts a service boot and can download a program over serial link UART5 to IRAM and transfer execution to the downloaded code.

If the SERVICE N pin is high, the bootstrap routine jumps to normal boot. The normal boot process first tests SPI memory for boot information if present it uploads the boot code and transfers execution to the uploaded software. If the SPI is not present or no software is loaded, the bootloader will test the EMC Static CS0 memory for the presence of boot code and if present boots from static memory, If this test fails the boot loader will test external NAND Flash for boot code and boot if code is present.

The Boot loader consumes no user memory space because it is in ROM.

#### **On-Chip SRAM**

On-chip SRAM may be used for code and/or data storage. The SRAM may be accessed as 8, 16, or 32 bit memory. The LPC32x0 family provides 256 KB of internal SRAM.

#### 7.5 External Memory Interfaces

The LPC32x0 family includes three external memory interfaces, NAND Flash controllers, Secure Digital Memory Controller, and an external memory controller for SDRAM, DDR SDRAM, and Static Memory devices.

#### 7.5.1 NAND flash controllers

The LPC32x0 family includes two NAND flash controllers, one for multi-level NAND flash devices and one for single-level NAND flash devices. The two NAND flash controllers use the same pins to interface to external NAND flash devices, so only one interface is active at a time.

#### Multi-Level Cell (MLC) NAND flash controller

The MLC NAND flash controller interfaces to either multi-level or single-level NAND flash devices. An external NAND flash device is used to allow the bootloader to automatically load a portion of the application code into internal SRAM for execution following reset.

The MLC NAND flash controller supports small (528 byte) and large (2114 byte) pages. Programmable NAND timing parameters allow support for a variety of NAND flash devices. A built-in Reed-Solomon encoder/decoder provides error detection and correction capability. A 528 byte data buffer reduces the need for CPU supervision during loading. The MLC NAND flash controller also provides DMA support.

#### Single-Level Cell (SLC) NAND flash controller

The SLC NAND flash controller interfaces to single-level NAND flash devices. DMA page transfers are supported, including a 20 byte DMA read and write FIFO. Hardware support for ECC (Error Checking and Correction) is included for the main data area. Software can correct a single bit error.

#### 7.5.2 SD card controller

The SD interface allows access to external SD memory cards. The SD card interface conforms to the SD Memory Card Specification Version 1.01.

#### **Features**

- 1-bit and 4-bit data line interface support.
- DMA is supported through the system DMA controller.
- Provides all functions specific to the SD memory card. These include the clock generation unit, power management control, command and data transfer.

#### 7.5.3 External Memory Controller

The LPC32x0 family includes a memory controller that supports data bus SDRAM, DDR SDRAM, and Static memory devices. The memory controller provides an interface between the system bus and external (off-chip) memory devices.

The controller supports 16-bit and 32-bit wide SDR SDRAM devices of 64/128/256/512 Mbit in size, as well as 16-bit wide data bus DDR SDRAM devices of 64/128/256/512 Mbit in size. Two dynamic memory chip selects are supplied, supporting two groups of SDRAM

- DYCS0 in the address range 0x8000 0000 to 0x9FFF FFFF
- DYCS1 in the address range 0xA000 0000 to 0xBFFF FFFF

The memory controller also supports 8-bit, 16-bit, and 32-bit wide asynchronous static memory devices, including RAM, ROM, and Flash, with or without asynchronous page mode. Four static memory chip selects are supplied for SRAM devices.

- CS0 in the address range 0xE000 0000 to 0xE0FF FFFF
- CS1 in the address range 0xE100 0000 to 0xE1FF FFFF
- CS2 in the address range 0xE200 0000 to 0xE2FF FFFF
- CS3 in the address range 0xE300 0000 to 0xE3FF FFFF

The SDRAM controller uses three data ports to allow simultaneous requests from multiple on-chip AHB bus masters and has the following features.

- Dynamic memory interface supports SDRAM, DDR-SDRAM, and low-power variants.
- Read and write buffers to reduce latency and improve performance
- Static memory features include
  - asynchronous page mode read
  - programmable wait states
  - bus turnaround cycles
  - output enable and write enable delays
  - extended wait

- Power-saving modes dynamically control MPMCCKEOUT and MPMCCLKOUT
- · Dynamic memory self-refresh mode supported by software
- Controller supports 2K, 4K, and 8K row address synchronous memory parts. That is, typical 512Mb, 256Mb, 128Mb, and 16Mb parts, with 8, 16, or 32 DQ (data) bits per device
- Two reset domains enable dynamic memory contents to be preserved over a soft reset
- This controller does NOT Support Synchronous static memory devices (burst mode devices)

#### 7.6 AHB Master Peripherals

The LPC32x0 family implements four AHB master peripherals, which include a General Purpose Direct Memory Access (GPDMA) controller, a 10/100 Ethernet Media Access Controller (MAC), a Universal Serial Bus (USB) controller, and an LCD Controller. Each of these four peripherals contain an integral DMA controller optimized to support the performance demands of the peripheral.

#### 7.6.1 General purpose DMA controller (GPDMA)

The GPDMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receive. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the same AHB master, or one area by each master. The DMA controller supports the following peripheral device transfers.

- Secure Digital (SD) Memory interface
- High Speed UART's
- I2S0 and I2S1 Ports
- SPI1 and SPI2 Interfaces
- SSP0 and SSP1 interfaces
- Memory

The DMA controls eight DMA channels with hardware prioritization. The DMA controller interfaces to the system via two AHB bus masters, each with a full 32-bit data bus width. DMA operations may be set up for 8-bit, 16-bit, and 32-bit data widths, and can be either big-endian or little-endian. Incrementing or non-incrementing addressing for source and destination are supported, as well as programmable DMA burst size. Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory.

#### 7.6.2 Ethernet MAC

The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU. The Ethernet DMA can

access off-chip memory via the EMC, as well as the IRAM. The Ethernet block interfaces between an off-chip Ethernet PHY using the Media Independent Interface (MII) or Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus.

#### Features

- Ethernet standards support:
  - Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX, 100 Base-FX, and 100 Base-T4
  - Fully compliant with IEEE standard 802.3
  - Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back pressure
  - Flexible transmit and receive frame options
  - Virtual Local Area Network (VLAN) frame support
- Memory management
  - Independent transmit and receive buffers memory mapped to SRAM
  - DMA managers with scatter/gather DMA and arrays of frame descriptors
  - Memory traffic optimized by buffering and pre-fetching
- Enhanced Ethernet features:
  - Receive filtering
  - Multicast and broadcast frame support for both transmit and receive
  - Optional automatic Frame Check Sequence (FCS) insertion with Circular Redundancy Check (CRC) for transmit
  - Selectable automatic transmit frame padding
  - Over-length frame support for both transmit and receive allows any length frames
  - Promiscuous receive mode
  - Automatic collision back-off and frame retransmission
  - Includes power management by clock switching. Wake-on-LAN power management support allows system wake-up: using the receive filters or a magic frame detection filter
- Physical interface
  - Attachment of external PHY chip through standard MII or RMII interface.
  - PHY register access is available via the MIIM interface

#### 7.6.3 USB interface

The LPC32x0 family supports USB in either DEVICE, HOST, or OTG configuration.

#### 7.6.3.1 USB DEVICE controller

The USB device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of register interface, serial interface engine, endpoint buffer memory and DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error

condition is indicated via status registers. An interrupt is also generated if enabled. The DMA controller when enabled transfers data between the endpoint buffer and the USB SRAFT D RAGTARAC RAM.

#### Features

- Fully compliant with USB 2.0 full-speed specification.
- Supports 32 physical (16 logical) endpoints.
- Supports control, bulk, interrupt and isochronous endpoints.
- Scalable realization of endpoints at run time.
- Endpoint maximum packet size selection (up to USB maximum specification) by software at run time.
- RAM message buffer size based on endpoint realization and maximum packet size.
- Supports bus-powered capability with low suspend current.
- Supports DMA transfer on all non-control endpoints.
- One duplex DMA channel serves all endpoints.
- Allows dynamic switching between CPU controlled and DMA modes.
- Double buffer implementation for bulk and isochronous endpoints.

#### 7.6.3.2 USB HOST controller

The host controller enables data exchange with various USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies to the OHCI specification.

#### **Features**

- OHCI compliant.
- OHCI specifies the operation and interface of the USB host controller and SW driver.
- The host controller has four USB states visible to the SW driver:
  - USBOperational: Process lists and generate SOF tokens.
  - USBReset: Forces reset signaling on the bus, SOF disabled.
  - USBSuspend: Monitor USB for wake-up activity.
  - USBResume: Forces resume signaling on the bus.
- HCCA register points to interrupt and isochronous descriptors list.
- ControlHeadED and BulkHeadED registers point to control and bulk descriptors list.

#### 7.6.3.3 USB OTG Controller

USB OTG (On-The-Go) is a supplement to the USB 2.0 specification that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals.

#### Features

 Fully compliant with On-The-Go supplement to the USB Specification 2.0 Revision 1.0.

ORANDO

- Supports Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for dual-role devices under software control. HNP is partially implemented in hardware.
- Provides programmable timers required for HNP and SRP.
- Supports slave mode operation through AHB slave interface.
- Supports the OTG ATX from NXP (ISP 1301) or any external CEA-2011OTG specification compliant ATX.

#### 7.6.4 LCD Controller

The LCD controller provides all of the necessary control signals to interface directly to a variety of color and monochrome LCD panels. Both STN (single and dual panel) and TFT panels can be operated. The display resolution is selectable and can be up to 1024 × 768 pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode. An on-chip 512-byte color palette allows reducing bus utilization (i.e. memory size of the displayed data) while still supporting a large number of colors.

The LCD interface includes its own DMA controller to allow it to operate independently of the CPU and other system functions. A built-in FIFO acts as a buffer for display data, providing flexibility for system timing. Hardware cursor support can further reduce the amount of CPU time needed to operate the display.

#### Features

- AHB bus master interface to access frame buffer
- Setup and control via a separate AHB slave interface
- Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data
- Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4-bit or 8-bit interfaces
- · Supports single and dual-panel color STN displays
- Supports Thin Film Transistor (TFT) color displays
- Programmable display resolution including, but not limited to: 320 × 200, 320 × 240, 640 × 200, 640 × 240, 640 × 480, 800 × 600, and 1024 × 768
- Hardware cursor support for single-panel displays
- 15 gray-level monochrome, 3375 color STN, and 32 K color palettized TFT support
- 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN
- 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT
- 16 bpp true-color non-palettized, for color STN and TFT
- 24 bpp true-color non-palettized, for color TFT
- Programmable timing for different display panels
- 256 entry, 16-bit palette RAM, arranged as a 128 × 32-bit RAM
- Frame, line, and pixel clock signals
- AC bias signal for STN, data enable signal for TFT panels
- Supports little and big-endian, and Windows CE data formats
- LCD panel clock may be generated from the peripheral clock, or from a clock input pin

#### 7.7 System Functions

To enhance the performance of the LPC32x0 family incorporates the following System Functions, an Interrupt Controller (INTC), a Watchdog timer, a Millisecond Timer, and several Power Control Features. These functions are described in the following sections

#### 7.7.1 Interrupt controller

The interrupt controller is comprised of three basic interrupt controller blocks, supporting a total of 73 interrupt sources. Each interrupt source can be individually enabled/disabled and configured for high or low level triggering, or rising or falling edge triggering. Each interrupt may also be steered to either the FIQ or IRQ input of the ARM9. Raw interrupt status and masked interrupt status registers allow versatile condition evaluation. In addition to peripheral functions, each of the six general purpose input/output pins and 12 general purpose input pins are connected directly to the interrupt controller.

#### 7.7.2 Watchdog timer

The watchdog timer block is clocked by the main peripheral clock, which clocks a 32-bit counter. A match register is compared to the Timer. When configured for watchdog functionality, a match drives the match output low. The match output is gated with an enable signal that gives the opportunity to generate two type of reset signal: one that only resets chip internally, and another that goes through a programmable pulse generator before it goes to the external pin RESOUT\_N and to the internal chip reset.

#### **Features**

- Programmable 32-bit timer.
- Internally resets the device if not periodically reloaded.
- · Flag to indicate that a watchdog reset has occurred.
- Programmable watchdog pulse output on RESOUT\_N pin.
- Can be used as a standard timer if watchdog is not used.
- Pause control to stop counting when core is in debug state.

#### 7.7.3 Millisecond timer

The millisecond timer is clocked by 32 kHz RTC clock, so a prescaler is not needed to obtain a lower count rate.

The millisecond timer includes three match registers that are compared to the Timer/Counter value. A match can generate an interrupt and the cause the Timer/Counter either continue to run, stop, or be reset.

#### **Features**

- 32-bit Timer/Counter, running from the 32 kHz RTC clock.
- Counter or Timer operation.
- Three 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Pause control to stop counting when core is in debug state.

DRAFT DE

ART DRAFT DI

#### 7.7.4 Clocking and Power Control Features

#### Clocking

DRAK TORAK Clocking in the LPC32x0 family is designed to be versatile, so that system and peripheral requirements may be met, while allowing optimization of power consumption. Clocks to most functions may be turned off if not needed and some peripherals do this automatically.

The LPC32x0 family supports three operational modes, two of which are specifically designed to reduce power consumption. The modes are: RUN mode, Direct RUN mode, and STOP mode. These three operational modes give control over processing speed and power consumption. In addition, clock rates to different functional blocks may be changed by switching clock sources, changing PLL values, or altering clock divider configurations. This allows a trade-off of power versus processing speed based on application requirements.

#### **Crystal Oscillator**

The main oscillator is the basis for the clocks most chip functions use by default. Optionally, many functions can be clocked instead by the output of a PLL (with a fixed 397x rate multiplication) which runs from the RTC oscillator. In this mode, the main oscillator may be turned off unless the USB interface is enabled. If a SYSCLK frequency other than 13 MHz is required in the application, or if the USB block is not used, the main oscillator may be used with a frequency of between 1 MHz and 20 MHz.

#### **PLLs**

The LPC32x0 family includes three PLLs: The 397x PLL allows boosting the RTC frequency to 13.008896 MHz for use as the primary system clock. The USB PLL provides the 48 MHz clock required by the USB block; and the HCLK PLL provides the basis for the CPU clock, the AHB bus clock, and the main peripheral clock.

The 397x PLL multiplies the 32768 Hz RTC clock by 397 to obtain a 13.008896 MHz clock. The 397x PLL is designed for low power operation and low jitter. This PLL requires an external RC loop filter for proper operation.

The HCLK PLL accepts an input clock from either the main oscillator or the output of the 397x PLL. The USB PLL only accepts an input clock from the main oscillator. The USB input clock runs through a divide-by-N pre-divider before entering the USB PLL.

The input to the HCLK and USB PLLs may initially be divided down by a pre-divider value 'N', which may have the values 1, 2, 3, or 4. This pre-divider can allow a greater number of possibilities for the output frequency. Following the PLL input divider is the PLL multiplier. This can multiply the pre-divider output by a value 'M', in the range of 1 through 256. The resulting frequency must be in the range of 156 MHz to 320 MHz. The multiplier works by dividing the output of a Current Controlled Oscillator (CCO) by the value of M, then using a phase detector to compare the divided CCO output to the pre-divider output. The error value is used to adjust the CCO frequency.

At the PLL output, there is a post-divider that can be used to bring the CCO frequency down to the desired PLL output frequency. The post-divider value 'P', can divide the CCO output by 1, 2, 4, 8, or 16. The post-divider can also be bypassed, allowing the PLL CCO output to be used directly. The maximum PLL output frequency supported by the CPU is 266 MHz. The only output frequency supported by the USB PLL is 48 MHz and the clock has strict requirements for nominal frequency (500 ppm) and jitter (500 ps).

#### **Power Control Modes**

The LPC32x0 family supports three operational modes, two of which are specifically designed to reduce power consumption. The modes are: Run mode, Direct Run mode, and Stop mode.

Run mode is the normal operating mode for applications that require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. In Run mode, the CPU can run at up to 266 MHz and the AHB bus can run at up to 133 MHz.

Direct Run mode allows reducing the CPU and AHB bus rates in order to save power. Direct Run mode can also be the normal operating mode for applications that do not require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. Direct Run mode is the default mode following chip reset.

Stop mode causes all CPU and AHB operation to cease, and stops clocks to peripherals other than the USB block.

#### Reset

Reset is accomplished by an active low signal on the RESET\_N input pin. A reset pulse with a minimum width of 10 main oscillator clocks after the oscillator is stable is required to guarantee a valid chip reset. At power-up, 10 milliseconds should be allowed for the oscillator to start up and stabilize after V<sub>DD</sub> reaches operational voltage. An internal reset with a minimum duration of 10 clock pulses will also be applied if the watchdog timer generates an internal device reset.

The RESET\_N pin is located in the RTC power domain. This means that the RTC power must be present for an external reset to have any effect. The RTC power domain nominally runs from 1.2 V, but the RESET\_N pin can be driven as high as 1.95 V.

#### 7.8 Communication Peripheral Interfaces

In addition to the Ethernet MAC and USB interfaces there many more available serial Communication peripheral interfaces on the LPC32x0 family. Here is a list of the available serial communication interfaces.

- 7 UARTs; 4 Standard UARTs and 3 High-speed UARTs
- 2 SPI Serial I/O Controllers
- 2 SSP Serial I/O Controllers
- 2 I2C Serial I/O Controllers
- 2 I2S Audio Controllers

A short functional description of each of these peripherals is provided in the following sections.

#### 7.8.1 UARTs

The LPC32x0 family contains seven UARTs. Four are standard UARTs, and three are high-speed UARTs.

#### 7.8.1.1 Standard UARTs

The four standard UARTs are compatible with the INS16Cx50. These UARTs support rates up to 460800 bit/s from a 13 MHz peripheral clock.

#### Features

- Each standard UART has 64 byte Receive and Transmit FIFOs.
- Receiver FIFO trigger points at 16, 32, 48, and 60 Bytes.
- Transmitter FIFO trigger points at 0, 4, 8, and 16 Bytes.
- Register locations conform to the "550" industry standard.
- Each standard UART has a fractional rate pre-divider and an internal baud rate generator.
- The standard UARTs support three clocking modes: on, off, and auto-clock. The auto-clock mode shuts off the clock to the UART when it is idle.
- UART 6 includes an IrDA mode to support infrared communication.
- The standard UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800) bit/s.
- Each UART includes an internal loopback mode.

#### 7.8.1.2 High-speed UARTs

The three high-speed UARTs are designed to support rates up to 921600 bit/s from a 13 MHz peripheral clock, for on-board communication in low noise conditions. This is accomplished by changing the over sampling from  $16 \times$  to  $14 \times$ , and altering the rate generation logic.

#### **Features**

- Each high-speed UART has 64 byte Receive and Transmit FIFOs.
- Receiver FIFO trigger points at 1, 4, 8, 16, 32, and 48 Byte.
- Transmitter FIFO trigger points at 0, 4, and 8 Byte.
- Each high-speed UART has an internal baud rate generator.
- The high-speed UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600) bit/s.
- The three high speed UARTs only support (8N1) 8-bit data word length, 1-stop bit, no parity, and no flow control as a the communications protocol.
- Each UART includes an internal loopback mode.

#### 7.8.2 SPI serial I/O controller

The LPC32x0 family has two Serial Peripheral Interfaces (SPI). The SPI is a 3-wire serial interface that is able to interface with a large range of serial peripheral or memory devices (SPI mode 0 to 3 compatible slave devices).

T DRAK

Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master. The SPI implementation on the LPC32x0 family does not support operation as a slave.

#### **Features**

- Supports slaves compatible with SPI modes 0 to 3.
- Half duplex synchronous transfers.
- DMA support for data transmit and receive.
- 1-bit to 16-bit word length.
- Choice of LSB or MSB first data transmission.
- $64 \times 16$ -bit input or output FIFO.
- Bit rates up to 52 Mbit/s.
- Busy input function.
- DMA time out interrupt to allow detection of end of reception when using DMA.
- Timed interrupt to facilitate emptying the FIFO at the end of a transmission.
- SPI clock and data pins may be used as general purpose pins if the SPI is not used.
- Slave selects can be supported using GPO or GPIO pins

#### 7.8.3 SSP serial I/O Controller

The LPC32x0 family contains two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### Features

- Compatible with Motorola SPI, 4-wire TI SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame
- Maximum SPI bus data bit rate of one half (Master mode) and one twelfth (Slave mode) of the input clock rate
- DMA transfers supported by GPDMA

#### 7.8.4 I<sup>2</sup>C-bus serial I/O controller

There are two I2C interfaces in the LPC32x0 family of controllers. These I2C blocks can be configured as a master, multi master or slave supporting up to 400 kHz. The I2C blocks also support 7 or 10 bit addressing. Each has a four word FIFO for both transmit and receive. An interrupt signal is available from each block.

There is a separate slave transmit FIFO. The slave transmit FIFO (TXS) and its level are only available when the controller is configured as a Master/Slave device and is operating in a multi-master environment. Separate TX FIFOs are needed in a multi-master because a controller might have a message queued for transmission when an external master addresses it to be come a slave-transmitter, a second source of data is needed.

Note that the I2C clock must be enabled in the I2CCLK\_CTRL register before using the I2C. The I2C clock can be disabled between communications, if used as a single master I2C interface, software has full control of when I2C communication is taking place on the bus.

#### Features

- The two I<sup>2</sup>C-bus blocks are standard I<sup>2</sup>C-bus compliant interfaces that may be used in Single Master, Multi master or Slave modes.
- Programmable clock to allow adjustment of I<sup>2</sup>C-bus transfer rates.
- Bidirectional data transfer.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.

#### 7.8.5 I<sup>2</sup>S Audio Controller

The I<sup>2</sup>S-bus provides a standard communication interface for digital audio applications The I<sup>2</sup>S-bus specification defines a 3-wire serial bus using one data line, one clock line, and one word select signal. Each I<sup>2</sup>S connection can act as a master or a slave. The master connection determines the frequency of the clock line and all other slaves are driven by this clock source. The two I<sup>2</sup>S interfaces on the LPC32x0 family provides a separate transmit and receive channel, providing a total of two transmit channels and two receive channels. Each I<sup>2</sup>S channel supports monaural or stereo formatted data.

#### **Features**

- The interface has separate input/output channels each of which can operate in master or slave mode
- Capable of handling 8-bit, 16-bit, and 32-bit word sizes
- Mono and stereo audio data supported
- Supports standard pcm sampling frequencies (8, 11.025, 16, 22.05, 32, 44.1,48, 96) kHz
- Word select period can be configured in master mode (separately for I<sup>2</sup>S input and output)
- Two 8 word FIFO data buffers are provided, one for transmit and one for receive
- Generates interrupt requests when buffer levels cross a programmable boundary
- Two DMA requests, controlled by programmable buffer levels. These are connected to the GPDMA block
- Controls include reset, stop and mute options separately for I<sup>2</sup>S input and I<sup>2</sup>S output

#### 7.9 Other Peripherals

In addition to the Communication peripherals there are many general purpose peripherals available in the LPC32x0 family. Here is a list of the general purpose peripherals.

- General Purpose I/O
- Keyboard Scanner
- Touch screen controller and 10-Bit Analog-to-Digital-Converter
- Real-Time Clock
- A High-speed Timer
- 4 General Purpose 32-Bit Timer/External Event Counters
- 2 Simple Pulse-Width Modulators
- 1 Motor Control Pulse-Width Modulator

A short functional description of each of these peripherals is provided in the following sections.

#### 7.9.1 General purpose parallel I/O

Some device pins that are not dedicated to a specific peripheral function have been designed to be general purpose inputs, outputs, or I/Os. Also, some pins may be configured either as a specific peripheral function or a general purpose input, output, or I/O. A total of 55 pins can potentially be used as general purpose input/outputs, general purpose outputs, and general purpose inputs.

GPIO pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of GPIO and GPO outputs controlled by that register simultaneously. The value of the output register for standard GPIOs and GPO pins may be read back, as well as the current actual state of the port pins.

There are 12 GPI, 24 GPO, and six GPIO pins. When the SDRAM bus is configured for 16 data bits, 13 of the remaining SDRAM data pins may be used as GPIOs.

#### **Features**

- Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port.
- A single register selects direction for pins that support both input and output modes.
- Direction control of individual bits.
- For input/output pins, both the programmed output state and the actual pin state can be read.
- There are a total of 12 general purpose inputs, 24 general purpose outputs, and six general purpose input/outputs.
- Additionally, 13 SDRAM data lines may be used as GPIOs if a 16-bit SDRAM interface is used (rather than a 32-bit interface).

#### 7.9.2 Keyboard Scanner

The keyboard scanner function can automatically scan a keyboard of up to 64 keys in an  $8 \times 8$  matrix. In operation, the keyboard scanner's internal state machine will normally be in an idle state, with all KEY\_ROW[n] pins set high, waiting for a change in the column inputs to indicate that one or more keys have been pressed.

When a keypress is detected, the matrix is scanned by setting one output pin high at a time and reading the column inputs. After de-bouncing, the keypad state is stored and an interrupt is generated. The keypad is then continuously scanned waiting for 'extra key pressed' or 'key released'. Any new keypad state is scanned and stored into the matrix registers followed by a new interrupt request to the interrupt controller. It is possible to detect and separate up to 64 multiple keys pressed.

#### Features

- Supports up to 64 keys in 8 × 8 matrix.
- Programmable de-bounce period.
- A key press can wake up the CPU from Stop mode.

#### 7.9.3 Touchscreen controller and 10-bit ADC

The LPC32x0 family of microcontrollers includes touch screen controller (TSC) hardware, which automatically measures and determines the X and Y co-ordinates where a touch screen is pressed, in addition the TSC can measure an additional analog input signal on the AUX\_IN pin.

Optionally, the TSC can operate as an Analog-to-Digital Converter (ADC). The ADC supports three channels and uses 10-bit successive approximation to produce results with a resolution of 10 bits in 11 clock cycles.

The analog portion of the ADC has its own power supply to enhance the low noise characteristics of the converter. This voltage is only supplied internally when the core has voltage. However, the ADC block is not affected by any difference in ramp-up time for VDD\_AD and VDD\_CORE voltage supplies.

#### Features

- Measurement range of 0 V to VDD\_AD28 (nominally 3 V).
- Low noise ADC.
- 10-bit resolution
- Three input channels.
- Uses 32 kHz RTC clock or Peripheral clock

#### 7.9.4 Real-Time Clock (RTC) and battery RAM

The RTC runs at 32768 Hz using a very low power oscillator. The RTC counts seconds and can generate alarm interrupts that can wake up the device from Stop mode. The RTCCLK can also clock the 397x PLL, the Millisecond Timer, the ADC, the Keyboard Scanner and the PWMs. The RTC up-counter value represents a number of seconds elapsed since second 0, which is an application determined time. The RTC counter will reach maximum value after about 136 years. The RTC down-counter is initiated with all 1's.

Two 32-bit Match registers are readable and writable by the processor. A match will result in an interrupt provided that the interrupt is enabled. The ONSW output pin can also be triggered by a match event, and cause an external power supply to turn on all of the operating voltages, as a way to startup after power has been removed.

The RTC block is implemented in a separate voltage domain. The block is supplied via a separate supply pin from a battery or other power source.

The RTC block also contains 32 words (128 Bytes) of very low voltage SRAM. This SRAM is able to hold its contents down to the minimum RTC operating voltage.

#### Features

- Measures the passage of time in seconds.
- 32-bit up and down seconds counters.
- Ultra low power design to support battery powered systems.
- Dedicated 32 kHz oscillator.
- An output pin is included to assist in waking up when the chip has had power removed to all functions except the RTC.
- Two 32-bit match registers with interrupt option.
- 32 words (128 Bytes) of very low voltage SRAM.
- The RTC and battery RAM power have an independent power domain and dedicated supply pins, which can be powered from a battery or power supply.

#### 7.9.5 Enhanced 32-bit timers/external event counters

The LPC32x0 family includes six 32-bit Timer/Counters. The Timer/Counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. The Timer/Counter also includes four capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### **Features**

- A 32-bit Timer/Counter with a programmable 32-bit pre-scaler
- Counter or Timer operation
- Up to four 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt
- Four 32-bit match registers that allow
  - Continuous operation with optional interrupt generation on match
  - Stop timer on match with optional interrupt generation
  - Reset timer on match with optional interrupt generation
- Up to four external outputs corresponding to match registers, with the following capabilities
  - Set LOW on match
  - Set HIGH on match
  - Toggle on match

DRAR DR

TORAL

- Do nothing on match

#### 7.9.6 High-speed timer

ALT DRAFT DRA The high-speed timer block is clocked by the main peripheral clock. The clock is first divided down in a 16-bit programmable pre-scale counter which clocks a 32-bit Timer/Counter.

The high-speed timer includes three match registers that are compared to the Timer/Counter value. A match can generate an interrupt and cause the Timer/Counter to either continue to run, stop, or be reset. The high-speed timer also includes two capture registers that can take a snapshot of the Timer/Counter value when an input signal transitions. A capture event may also generate an interrupt.

#### **Features**

- 32-bit Timer/Counter with programmable 16-bit pre-scaler.
- Counter or Timer operation.
- Two 32-bit capture registers.
- Three 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Pause control to stop counting when core is in debug state.

#### 7.9.7 Pulse width modulators

The LPC32x0 family provides two simple PWMs. They are clocked separately by either the main peripheral clock or the 32 kHz RTC clock. Both PWMs have a duty cycle programmable in 255 steps.

#### Features

- Clocked by the main peripheral clock or the 32 kHz RTC clock.
- Programmable 4-bit pre-scaler.
- Duty cycle programmable in 255 steps.
- Output frequency up to 50 kHz when using a 13 MHz peripheral clock.

#### 7.9.8 Motor control pulse width modulator

The Motor Control PWM (MCPWM) provides a set of features for three-phase AC and DC motor control applications in a single peripheral. The MCPWM can also be configured for use in other generalized timing, counting, capture, and compare applications.

#### **Features**

- a 32-bit timer (TIM)
- a 32-bit period register (PER)
- a 32-bit pulse-width (match) register (PW)
- a 10-bit dead-time register (DT) and an associated 10-bit dead-time counter (DTIM)
- a 32-bit capture register

- two PWM (match) outputs (MCnA and MCnB) with opposite polarities
- a period interrupt, a pulse-width interrupt, and a capture interrupt

#### 8. Basic architecture

The LPC32x0 family is a general purpose ARM926EJ-S 32-bit microprocessor with a 32KB Instruction Cache and a 32KB Data Cache. The microcontroller offers high performance and very low power consumption. The ARM architecture is based on RISC principles, which results in the instruction set and related decode mechanism being much simpler than equivalent micro programmed CISCs. This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective processor core.

The ARM926EJ-S core employs a 5-stage pipeline so processing and memory system accesses can occur continuously. At any one point in time, several operations are in progress: subsequent instruction fetch, next instruction decode, instruction execution, memory access, and write-back. The combination of architectural enhancements gives the ARM9 about 30 % better performance than an ARM7 running at the same clock rate:

- Approximately 1.3 clocks per instruction for the ARM926 compared to 1.9 clocks per instruction for ARM7TDMI.
- Approximately 1.1 Dhrystone MIPS/MHz for the ARM926 compared to 0.9 Dhrystone MIPS/MHz for ARM7TDMI.

The ARM926EJ-S processor also employs an operational state known as Thumb, which makes it ideally suited to high-volume applications with memory restrictions, or applications where code density is an issue.

The key idea behind Thumb state is the use of a super-reduced instruction set. Essentially, the ARM926EJ-S processor core has two instruction sets:

- 1. The standard 32-bit ARM set.
- 2. A 16-bit Thumb set.

The Thumb set's smaller 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining many of ARM's 32-bit performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because Thumb code operates using the same 32-bit register set as ARM code. Thumb code size is up to 65% smaller than ARM code size, and 160% of the performance of an equivalent ARM processor connected to a 16-bit memory system. Additionally, the ARM926EJ-S core includes enhanced DSP instructions and multiplier, as well as an enhanced 32-bit MAC block.

#### **Limiting values** 9.

#### Limiting values for LPC32x0 family Table 5.

|                       |                                                               |                                                      | 0            | Par S  | ORAN ORA   |             |
|-----------------------|---------------------------------------------------------------|------------------------------------------------------|--------------|--------|------------|-------------|
| NXP Se                | miconductors                                                  |                                                      |              | 0      | LPU        | <b>SZXU</b> |
| 0 Lin                 | 16<br>niting values                                           | /32-bit ARM926-EJS microco                           | ntroller wit | h exte | rnal memor | y interface |
| Table 5.              | Limiting values for LPC32x0 fance with the Absolute Maximum F | amily<br>Rating System (IEC 60134).[1]               |              |        |            | DRANT,      |
| Symbol                | Parameter                                                     | Conditions                                           | Notes        | Min    | Max        | Unit        |
| V <sub>DD(1V2)</sub>  | supply voltage (1.2 V)                                        |                                                      | [2]          | -0.5   | +1.4       | V           |
| V <sub>DD(EMC)</sub>  | EMC supply voltage (3.3 V)                                    |                                                      | <u>[3]</u>   | -0.5   | +4.6       | V           |
| V <sub>DDA(3V0)</sub> | analog supply voltage (3.3 V)                                 |                                                      | <u>[4]</u>   | -0.5   | +4.6       | V           |
| V <sub>DD(IO)</sub>   | supply voltage                                                |                                                      | <u>[5]</u>   | -0.5   | +4.6       | V           |
| VIA                   | analog input voltage                                          |                                                      |              | -0.5   | +4.6       | V           |
| VI                    | input voltage                                                 | 1.8 V pins                                           | <u>[6]</u>   | -0.5   | +2.4       | V           |
|                       |                                                               | 3.3 V pins                                           | <u>[6]</u>   | -0.5   | +4.6       | V           |
| I <sub>DD</sub>       | supply current                                                | per supply pin                                       |              | -      | 100        | mA          |
| I <sub>SS</sub>       | ground current                                                | per ground pin                                       |              | -      | 100        | mA          |
| T <sub>stg</sub>      | storage temperature                                           |                                                      |              | -40    | +125       | °C          |
| $P_{tot(pack)}$       | total power dissipation<br>(per package)                      | Max. Junction Temp 125 °C<br>Max. Ambient Temp 85 °C | [7]          |        | 1.12       | W           |
| V <sub>esd</sub>      | electrostatic discharge voltage                               | HBM                                                  | <u>[8]</u>   |        | +2000      | V           |
|                       |                                                               | CDM                                                  | <u>[9]</u>   |        | +500       | V           |

[1] The following applies to Table 5:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

- b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.
- [2] Core, PLL, oscillator, and RTC supplies; applies to pins VDD CORE, VDD COREFXD, VDD OSC, VDD PLL397, VDD PLLHCLK, VDD\_PLLUSB, VDD\_RTC, VDD\_RTCCORE, and VDD\_RTCOSC.
- [3] I/O pad supply; applies to domains VDD\_EMC and VDD\_IOC.

Applies to VDD\_AD pins. [4]

- Applies to pins in the following domains VDD\_IOA, VDD\_IOB, and VDD\_IOD. [5]
- Including voltage on outputs in 3-state mode. [6]
- [7] Based on package heat transfer, not device power consumption - calculated Pkg Thermal Resistance (Theta<sub>1A</sub>): 35.766 °C/W ( with JEDEC Test Board and 0 m/s airflow, ±15% accuracy)
- Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor. [8]
- Charge device model per AEC-Q100-011. [9]

EP(

#### **10. Static characteristics**

#### LCC32X memory interface Static characteristics for the LPC32x0 family Table 6. $T_{amb} = -40 \ ^{\circ}C$ to +85 $^{\circ}C$ , unless otherwise specified. Symbol Parameter Conditions Min Typ[1] V<sub>DD(1V2)</sub> supply voltage core supply voltage for 2 1.31 1.35 (1.2 V) full performance: up to 266 MHz range core supply voltage for 2 1.1 1.2 1.39 V normal performance: up to 208 MHz range core supply voltage for 2 0.9 \_ 1.39 V reduced power; up to 14 MHz CPU RTC supply voltage **3** 0.9 1.39 V -V PLL and oscillator supply **[4]** 1.1 1.2 1.39 voltage EMC supply voltage 1.7 1.8 1.95 V V<sub>DD(EMC)</sub> in 1.8 V range in 2.8 V range [6] <tbd> 2.8 3.0 V in 3.3 V range [<u>5][6]</u> 2.7 3.3 3.6 V 7 1.7 V V<sub>DD(IO)</sub> IO supply voltage in 1.8 V range 1.8 1.95 in 3.3 V range 2.7 3.3 3.6 V V<sub>DDA(3V3)</sub> analog supply voltage V applies to VDD\_AD pins 2.7 3.3 3.6 (3.3 V) Run, Direct Run and Stop Modes 80 I<sub>DD(run)</sub> Run mode $VDD_CORE = 1.2 V;$ mΑ supply current T<sub>amb</sub> = 25 °C; I-cache enabled; CPU clock = 208 MHz; all peripherals enabled VDD\_CORE = 0.9 V;7 direct Run mode supply mΑ IDD(drun) T<sub>amb</sub> = 25 °C; CPU current clock = 13 MHz VDD CORE = 0.9 V; Stop mode supply 500 μΑ \_ I<sub>DD(stop)</sub> current T<sub>amb</sub> = 25 °C; CPU clock = stopped internally VDD RTC = RTC supply current 4 μA I<sub>DD(rtc)</sub> VDD RTCCORE = $VDD_RTCOSC = 1.2 V;$ $T_{amb} = 25 \ ^{\circ}C;$ Input pins and I/O pins configured as input [8][10] 0 V input voltage -V<sub>DD(IO)</sub> V VIH **HIGH-level** 1.8 V inputs 0.7 x V<sub>DD(IO)</sub> \_ \_ V

|                  | input voltage      | 3.3 V inputs | $0.7 \times V_{DD(IO)}$   | - | -                       | V |
|------------------|--------------------|--------------|---------------------------|---|-------------------------|---|
| V <sub>IL</sub>  | LOW-level          | 1.8 V inputs | -                         | - | $0.3 \times V_{DD(IO)}$ | V |
|                  | input voltage      | 3.3 V inputs | -                         | - | $0.3 \times V_{DD(IO)}$ | V |
| V <sub>HYS</sub> | Hysteresis voltage | 1.8 V inputs | 0.1 x V <sub>DD(IO)</sub> |   |                         | V |
|                  |                    | 3.3 V inputs | 0.1 x V <sub>DD(IO)</sub> |   |                         | V |

# DRAKT DR

<sup>k</sup> LP

#### Table 6. Static characteristics for the LPC32x0 family ...continued Table 6. Context 25, 20, unlose otherwise specified T,

| P Sen                              | niconductors                                                              |                                                                      |                           |                            | Op                   | LPUJ                       | 2XU    |
|------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------|----------------------------|----------------------|----------------------------|--------|
|                                    |                                                                           | 16/32-bit ARM926-EJS                                                 | microc                    | ontroller with             | extern               | al memory inte             | erface |
|                                    |                                                                           |                                                                      |                           |                            |                      | PAR PAR                    | P.     |
| <b>le 6.</b><br><sub>b</sub> = -40 | Static characteristics for $^{\circ}$ C to +85 $^{\circ}$ C, unless other | the LPC32x0 familycontinu<br>wise specified.                         | led                       |                            |                      | OPAN                       | Opgan  |
| ymbol                              | Parameter                                                                 | Conditions                                                           |                           | Min                        | Typ <mark>[1]</mark> | Max                        | Unit   |
| L                                  | LOW-level<br>input current                                                | V <sub>I</sub> = 0 V; no pull-up                                     |                           | -                          | -                    | 1                          | μA     |
| Н                                  | HIGH-level<br>input current                                               | $V_I = V_{DD(IO)}$ ; no pull-down                                    | <u>[8]</u>                | -                          | -                    | 1                          | μA     |
| atch                               | I/O latch-up current                                                      | $-(1.5V_{DD}) < V_{I} < (1.5V_{DD})$                                 | [8]                       | -                          | -                    | 100                        | mA     |
| งบ                                 | pull-up current                                                           | 1.8 V inputs with pull-up; $V_{IN} = 0$                              |                           | 6                          | 12                   | 22                         | μΑ     |
|                                    |                                                                           | 3.0  V inputs with pull-up;<br>V <sub>IN</sub> = 0                   |                           | 25                         | 50                   | 80                         | μΑ     |
| PD                                 | pull-down current                                                         | 1.8 V inputs with pull-down; $V_{IN} = V_{DD}$                       |                           | 5                          | 12                   | 22                         | μA     |
|                                    |                                                                           | 3.0 V inputs with pull-down; $V_{IN} = V_{DD}$                       |                           | 25                         | 50                   | 85                         | μA     |
| ÎN                                 | input capacitance                                                         | Excluding bonding<br>pad capacitance                                 |                           | -                          | -                    | 3.3                        | pF     |
| output p                           | ins and I/O pins configu                                                  | red as output                                                        |                           |                            |                      |                            |        |
| ο                                  | output voltage                                                            |                                                                      | <u>[8][9]</u><br>[10][11] | 0                          | -                    | V <sub>DD(IO)</sub>        | V      |
| он                                 | HIGH-level output                                                         | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$                              | [12]                      | $V_{DD(IO)}\!-\!0.4$       | -                    | -                          | V      |
|                                    | voltage                                                                   | 3.0 V outputs; $I_{OH} = -4 \text{ mA}$                              | [12]                      | $V_{\text{DD(IO)}}-0.4$    | -                    | -                          | V      |
| OL                                 | LOW-level                                                                 | 1.8 V outputs; $I_{OL}$ = 4 mA                                       | [12]                      | -                          | -                    | 0.4                        | V      |
|                                    | output voltage                                                            | 3.0 V outputs; $I_{OL}$ = 4 mA                                       | [12]                      | -                          | -                    | 0.4                        | V      |
| Н                                  | HIGH-level<br>output current                                              | $V_{DD}$ = 1.8 V;<br>$V_{OH}$ = $V_{DD}$ - 0.4V                      | <u>[8][12]</u>            | -3.3                       | -                    | -                          | mA     |
|                                    |                                                                           | V <sub>DD</sub> = 3.3 V;<br>V <sub>OH</sub> = V <sub>DD</sub> - 0.4V |                           | -6.5                       | -                    | -                          | mA     |
| DL                                 | LOW-level                                                                 | $V_{DD}$ = 1.8 V; $V_{OL}$ = 0.4V                                    | <u>[8][12]</u>            | 1.5                        | -                    | -                          | mA     |
|                                    | output current                                                            | $V_{DD}$ = 3.3 V; $V_{OL}$ = 0.4V                                    |                           | 3                          | -                    | -                          | mΑ     |
| Σ                                  | OFF-state<br>output current                                               | $V_O = 0 V; V_O = V_{DD};$<br>no pull-up/down                        | <u>[8]</u>                | -                          | -                    | 1                          | μA     |
| OHS                                | HIGH-state short-circuit                                                  | $V_{DD}$ = 1.8 V; $V_{OH}$ = 0 V                                     | <u>[13]</u>               | -                          | -                    | 66                         | mΑ     |
|                                    | output current                                                            | $V_{DD}$ = 3.3 V; $V_{OH}$ =0 V                                      |                           | -                          | -                    | 183                        | mA     |
| DLS                                | LOW-state short-circuit                                                   | $V_{DD} = 1.8 V; V_{OL} = V_{DD}$                                    | [8][13]                   | -                          | -                    | 34                         | mA     |
|                                    | output current                                                            | $V_{DD} = 3.3 V; V_{OL} = V_{DD}$                                    |                           | -                          | -                    | 105                        | mA     |
| OUT                                | output impedance                                                          | V <sub>DD</sub> = 1.8 V                                              |                           | 40                         | -                    | 60                         | ohm    |
|                                    |                                                                           | V <sub>DD</sub> = 3.3 V                                              |                           | 40                         | -                    | 60                         | ohm    |
| MC pin                             | S                                                                         |                                                                      |                           |                            |                      |                            |        |
| l                                  | input voltage                                                             |                                                                      | <u>[8][10]</u>            | 0                          | -                    | V <sub>DD(EMC)</sub>       | V      |
| н                                  | HIGH-level input                                                          | 1.8 V inputs                                                         |                           | 0.7 x V <sub>DD(EMC)</sub> | -                    | -                          | V      |
| v                                  | voltage                                                                   | 3.3 V inputs                                                         |                           | 0.7 x V <sub>DD(EMC)</sub> | -                    | -                          | V      |
| IL                                 | LOW-level input voltage                                                   | 1.8 V inputs                                                         |                           | -                          | -                    | 0.3 x V <sub>DD(EMC)</sub> | V      |
|                                    |                                                                           | 3.3 V inputs                                                         |                           | -                          | -                    |                            | V      |

### LPC32x0 16/32-bit ARM926-EJS microcontroller with external memory interface the LPC32x0 family ...continued se specified.

#### Table 6. Static characteristics for the LPC32x0 family ...continued

 $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol                          | Parameter                               | Conditions                                                        |                                 | Min                                   | Typ[1] | Max                  | Unit |
|---------------------------------|-----------------------------------------|-------------------------------------------------------------------|---------------------------------|---------------------------------------|--------|----------------------|------|
| V <sub>HYS</sub>                | Hysteresis voltage                      | 1.8 V inputs                                                      |                                 | 0.4                                   | -      | 0.6                  | V    |
|                                 |                                         | 2.8 V inputs                                                      |                                 | 0.55                                  | -      | 0.85                 | V    |
| I <sub>IL</sub>                 | LOW-level<br>input current              | $V_I = 0 V$ ; no pull-up                                          |                                 | -                                     | -      | 0.3                  | μA   |
| I <sub>IH</sub>                 | HIGH-level<br>input current             | $V_I = V_{DD(EMC)}$ ; no pull-down                                | <u>[8]</u>                      | -                                     | -      | 0.3                  | μA   |
| latch                           | I/O latch-up current                    | $-(1.5V_{DD}) < V_{I} < (1.5V_{DD})$                              | [8]                             | -                                     | -      | 100                  | mA   |
| I <sub>PU</sub>                 | pull-up current                         | 1.8 V inputs with pull-up; $V_{IN} = 0$                           |                                 | 34                                    | 62     | 107                  | μA   |
|                                 |                                         | 2.8 V inputs with pull-up; $V_{IN} = 0$                           |                                 | 97                                    | 169    | 271                  | μA   |
| I <sub>PD</sub> pull-down curre | pull-down current                       | 1.8 V inputs with pull-down; $V_{IN} = V_{DD(EMC)}$               |                                 | 23                                    | 51     | 93                   | μA   |
|                                 |                                         | 3.0 V inputs with pull-down; $V_{IN} = V_{DD(EMC)}$               |                                 | 73                                    | 155    | 266                  | μA   |
| C <sub>IN</sub>                 | input capacitance                       | Excluding bonding pad capacitance                                 |                                 | -                                     | -      | 2.1                  | pF   |
| Vo                              | output voltage                          |                                                                   | <u>[8][9]</u><br>[10][11]       | 0                                     | -      | V <sub>DD(EMC)</sub> | V    |
| V <sub>OH</sub> HIGH-level      | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$ | [12]                                                              | $V_{\text{DD}(\text{EMC})}-0.3$ | -                                     | -      | V                    |      |
|                                 | output voltage                          | 3.0 V outputs; $I_{OH} = -4 \text{ mA}$                           | [12]                            | $V_{\text{DD}(\text{EMC})}-0.3$       | -      | -                    | V    |
| V <sub>OL</sub>                 | LOW-level                               | 1.8 V outputs; I <sub>OL</sub> = 4 mA                             | [12]                            | -                                     | -      | 0.3                  | V    |
|                                 | output voltage                          | 3.0 V outputs; $I_{OL} = 4 \text{ mA}$                            | [12]                            | -                                     | -      | 0.3                  | V    |
| юн                              | HIGH-state<br>output current            | V <sub>DD</sub> = 1.8 V; V <sub>OH</sub> = V <sub>DD</sub> - 0.4V | <u>[8][12]</u>                  | -6                                    | -      | -                    | mA   |
|                                 |                                         | V <sub>DD</sub> = 2.8 V; V <sub>OH</sub> = V <sub>DD</sub> - 0.4V |                                 | -6                                    | -      | -                    | mA   |
| VOH<br>VOL<br>IOH<br>IOL        | LOW-state                               | $V_{DD} = 1.8 \text{ V}; V_{OL} = 0.4 \text{V}$                   | <u>[8][12]</u>                  | 6                                     | -      | -                    | mA   |
|                                 | output current                          | $V_{DD} = 2.8 \text{ V}; V_{OL} = 0.4 \text{V}$                   |                                 | 6                                     | -      | -                    | mA   |
| l <sub>oz</sub>                 | OFF-state<br>output current             | $V_O = 0 V$ ; $V_O = V_{DD}$ ;<br>no pull-up/down                 | <u>[8]</u>                      | -                                     | -      | 0.3                  | μA   |
| loнs                            | HIGH-level short-circuit                | $V_{DD} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$                    | <u>[13]</u>                     | -                                     | -      | -49                  | mA   |
|                                 | output current                          | $V_{DD}$ = 2.8 V; $V_{OH}$ =0 V                                   |                                 | -                                     | -      | -81                  | mA   |
| I <sub>OLS</sub>                | LOW-level short-circuit                 | $V_{DD}$ = 1.8 V; $V_{OL}$ = $V_{DD}$                             | <u>[8][12]</u>                  | -                                     | -      | 49                   | mA   |
|                                 | output current                          | $V_{DD} = 2.8 V; V_{OL} = V_{DD}$                                 |                                 | -                                     | -      | 86                   | mA   |
| Z <sub>OUT</sub>                | output impedance                        | V <sub>DD</sub> = 1.8 V                                           |                                 | 35                                    | 40     | 58                   | ohm  |
|                                 |                                         | V <sub>DD</sub> = 3.0 V                                           |                                 | 32                                    | 35     | 45                   | ohm  |
| I <sup>2</sup> C pins           |                                         |                                                                   |                                 |                                       |        |                      |      |
| VI                              | input voltage                           |                                                                   | <u>[8]</u><br>[10]              | 0                                     | -      | 5.5V                 | V    |
| V <sub>IH</sub>                 | HIGH-level                              | 1.8 V inputs                                                      |                                 | $0.7 \mathrm{~x~V}_{\mathrm{DD(IO)}}$ | -      | -                    | V    |
|                                 | input voltage                           | 3.3 V inputs                                                      |                                 | 0.7 x V <sub>DD(IO)</sub>             | -      | -                    | V    |

#### Table 6. Static characteristics for the LPC32x0 family ...continued

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol                    | Parameter                                  | Conditions                                      |                           | Min                        | Typ <mark>[1]</mark> | Max                        | Unit |
|---------------------------|--------------------------------------------|-------------------------------------------------|---------------------------|----------------------------|----------------------|----------------------------|------|
| V <sub>IL</sub>           | LOW-state                                  | 1.8 V inputs                                    |                           | -                          | -                    | 0.3 x V <sub>DD(IO)</sub>  | V    |
|                           | input voltage                              | 3.3 V inputs                                    |                           | -                          | -                    | $0.3 \times V_{DD(IO)}$    | V    |
| IIL                       | LOW-level<br>input current                 | $V_I = 0 V$ ; no pull-up                        |                           | -                          | -                    | 10                         | μΑ   |
| IIH                       | HIGH-level<br>input current                | $V_I = V_{DD(IO)}$ ; no pull-down               | <u>[8]</u>                | -                          | -                    | 10                         | μΑ   |
| I <sub>latch</sub>        | I/O latch-up current                       | $-(1.5V_{DD}) < V_{I} < (1.5V_{DD})$            | [8]                       | -                          | -                    | 100                        | mA   |
| C <sub>IN</sub>           | input capacitance                          | Excluding bonding<br>pad capacitance            |                           | -                          | -                    | 1.6                        | pF   |
| V <sub>OL</sub> LOW-state | LOW-state                                  | 1.8 V outputs; I <sub>OL</sub> = 4 mA           | [12]                      | -                          | -                    | 0.4                        | V    |
|                           | output voltage                             | 3.3 V outputs; I <sub>OL</sub> = 4 mA           | [12]                      | -                          | -                    | 0.4                        | V    |
| I <sub>OL</sub>           | LOW-state                                  | V <sub>DD</sub> = 1.8 V; V <sub>OL</sub> = 0.4V | [8][12]                   | 3                          | -                    | -                          | mA   |
|                           | output current                             | $V_{DD} = 3.3 \text{ V}; V_{OL} = 0.4 \text{V}$ |                           | 3                          | -                    | -                          | mA   |
| I <sub>OZ</sub>           | OFF-state<br>output current                | $V_O = 0 V; V_O = V_{DD};$ no pull-up/down      | <u>[8]</u>                | -                          | -                    | 10                         | μA   |
| I <sub>OLS</sub>          | LOW-state short-circuit                    | $V_{DD}$ = 1.8 V; $V_{OL}$ = $V_{DD}$           | <u>[8][13]</u>            | -                          | -                    | 40                         | mA   |
|                           | output current                             | $V_{DD}$ = 3.3 V; $V_{OL}$ = $V_{DD}$           |                           | -                          | -                    | 40                         | mA   |
| ONSW p                    | in                                         |                                                 |                           |                            |                      |                            |      |
| Vo                        | output voltage                             |                                                 | <u>[8][9]</u><br>[10][11] | 0                          | -                    | V <sub>DD(1V2)</sub>       | V    |
| V <sub>OH</sub>           | HIGH-level<br>output voltage               | 1.2 V outputs; $I_{OH} = -1 \text{ mA}$         | <u>[12]</u>               | $V_{DD(1V2)}-0.4$          | -                    | -                          | V    |
| V <sub>OL</sub>           | LOW-state<br>output voltage                | 1.2 V outputs; I <sub>OL</sub> = 4 mA           | <u>[12]</u>               | -                          | -                    | 0.4                        | V    |
| I <sub>OH</sub>           | HIGH-state<br>output current               | $V_{OH} = V_{DD} - 0.4 V$                       | <u>[8][12]</u>            | -4                         | -                    | -                          | mA   |
| I <sub>OL</sub>           | LOW-state<br>output current                | $V_{OL} = 0.4 V$                                | <u>[8][12]</u>            | 3                          | -                    | -                          | mA   |
| I <sub>OZ</sub>           | OFF-state<br>output current                | $V_O = 0 V; V_O = V_{DD};$<br>no pull-up/down   | <u>[8]</u>                | -                          | -                    | 1.5                        | μA   |
| I <sub>OHS</sub>          | HIGH-level short-circuit<br>output current | V <sub>DD</sub> = 1.8 V; V <sub>OH</sub> = 0 V  | [13]                      | -                          | -                    | -135                       | mA   |
| I <sub>OLS</sub>          | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                               | <u>[8][13]</u>            | -                          | -                    | 135                        | mA   |
| Z <sub>OUT</sub>          | output impedance                           | V <sub>DD</sub> = 1.2 V                         |                           | 40                         | -                    | 60                         | ohm  |
| Reset Pi                  | n                                          |                                                 |                           |                            |                      |                            |      |
| VI                        | input voltage                              |                                                 | <u>[8]</u><br>[10]        | 0                          | -                    | 1.95                       | V    |
| V <sub>IH</sub>           | HIGH-state<br>input voltage                | 1.2 V inputs                                    |                           | 0.7 x V <sub>DD(1V2)</sub> | -                    | -                          | V    |
| VIL                       | LOW-state<br>input voltage                 | 1.2 V inputs                                    |                           | -                          | -                    | 0.7 x V <sub>DD(1V2)</sub> | V    |
| I <sub>IL</sub>           | LOW-level                                  | V <sub>I</sub> = 0 V; no pull-up                |                           | -                          | -                    | 1                          | μΑ   |

## SRATION TO PARTY 16/32-bit ARM926-EJS microcontroller with external memory interface

| $I_{amb} = -40$    | $_{amb}$ = -40 °C to +85 °C, unless otherwise specified. |                                               |              |                      |     |        |  |
|--------------------|----------------------------------------------------------|-----------------------------------------------|--------------|----------------------|-----|--------|--|
| Symbol             | Parameter                                                | Conditions                                    | Min          | Typ <mark>[1]</mark> | Max | Unit 🔗 |  |
| I <sub>IH</sub>    | HIGH-level<br>input current                              | $V_{I} = V_{DD}$ ; no pull-down               | <u>[8]</u> _ | -                    | 1   | μA     |  |
| I <sub>OZ</sub>    | OFF-state<br>output current                              | $V_O = 0 V; V_O = V_{DD};$<br>no pull-up/down | <u>[8]</u> _ | -                    | 1   | μΑ     |  |
| I <sub>latch</sub> | I/O latch-up current                                     | $-(1.5V_{DD}) < V_{I} < (1.5V_{DD})$          | [8] _        | -                    | 100 | mA     |  |

#### Static characteristics for the LPC32x0 family ... continued Table 6.

[1] Typical ratings are not guaranteed. The values listed are at room temperature (+25 °C), nominal supply voltages.

- [2] Applies to VDD\_CORE pins.
- [3] Applies to pins VDD\_RTC, VDD\_RTCCORE, and VDD\_RTCOSC.
- [4] Applies to pins VDD\_COREFXD, VDD\_OSC, VDD\_PLL397, VDD\_PLLHCLK, and VDD\_PLLUSB.
- [5] Applies to VDD\_EMC for SDR SDRAM and SRAM controllers
- [6] Applies to VDD\_EMC, and VDD\_IOC domain.
- [7] Applies to VDD\_IOA, VDD\_IOB, VDD\_IOD Voltage Domains. Voltage Domains VDD\_IOA, VDD\_IOB, VDD\_IOD must operate at the same voltage; VDD\_IOA = VDD\_IOB = VDD\_IOD.
- [8] Referenced to the applicable V<sub>DD</sub> for the pin.
- [9] Including voltage on outputs in 3-state mode.
- [10] The applicable  $V_{DD}$  voltage for the pin must be present.
- [11] 3-state outputs go into 3-state mode when V<sub>DD(3V0)</sub> is grounded.
- [12] Accounts for 100 mV voltage drop in all supply lines.
- [13] Only allowed for a short time period.

#### 10.1 Power Supply Sequencing

The LPC32x0 has no power sequencing requirements, that is, VDD(1V2), VDD(EMC), VDD(IO), and VDDA(3V3) can be switched 'On' or 'Off' independent of each other. An internal circuit takes care that the system correctly powers up in the absence of core-power. During IO power-up this circuit takes care the system is powered in a defined mode, and during core power-down the same is valid.

#### 10.2 Analog to digital Converter (ADC) static characteristics

#### **ADC static characteristics** Table 7.

 $V_{DDA} = 3.3 \text{ V}; T_{amb} = 25 \degree \text{C}$  unless otherwise specified; ADC frequency 4.5 MHz.

| Symbol              | Parameter                           | Conditions    | Min | Тур  | Max       | Unit |
|---------------------|-------------------------------------|---------------|-----|------|-----------|------|
| V <sub>IA</sub>     | analog input voltage                |               | 0   | -    | $V_{DDA}$ | V    |
| C <sub>ia</sub>     | analog input capacitance            |               | -   | -    | 1         | pF   |
| E <sub>D</sub>      | differential linearity error        | [1][2][3]     | -   | ±0.5 | ±1        | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | <u>[1][4]</u> | -   | ±0.6 | ±1        | LSB  |
| Eo                  | offset error                        | <u>[1][5]</u> | -   | ±1   | ±3        | LSB  |
| E <sub>G</sub>      | gain error                          | <u>[1][6]</u> | -   | ±0.3 | ±0.6      | %    |
| E <sub>T</sub>      | absolute error                      | <u>[1][7]</u> | -   |      | ±4        | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |               | -   | -    | 40        | kΩ   |

[1] Conditions:  $V_{SSA} = 0 V$ ,  $V_{DDA} = 3.3 V$ .

[2] The ADC is monotonic, there are no missing codes.

The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 4. [3]

LPC32x0 00

inn,

#### **NXP Semiconductors**

#### 16/32-bit ARM926-EJS microcontroller with external memory interface

- [4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 4.
- [5] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 4.
- [6] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 4.
- [7] The absolute error ( $E_T$ ) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 4.

OPAN



#### 11. Dynamic characteristics

#### 11.1 Clocking and I/O Port pins

#### **Dynamic characteristics** Table 8.

|                                                   |                                                                                                    |               |                   | 0, 0,            | 00       | 0,5      |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|-------------------|------------------|----------|----------|
| NXP Semico                                        | onductors                                                                                          |               |                   | AV A             | LPC      | 32x0     |
|                                                   | 16/32-bit                                                                                          | ARM926-EJS mi | crocontroll       | er with external | l memory | interfac |
|                                                   |                                                                                                    |               |                   |                  | PAR      | Par P    |
| 11. Dynan                                         | nic characteristics                                                                                |               |                   |                  | Opa      | Op<br>A  |
| Table 8.Dyna $T_{amb} = -40 \ ^{\circ}C$ toSymbol | 11.1 Clocking and I/O P<br>amic characteristics<br>+85 °C, unless otherwise specified<br>Parameter | ort pins      | Min               | Tup              | May      | Ran D    |
| Reset                                             | raiametei                                                                                          | Conditions    | IVIIII            | ιyp              | WIGA     | Onit     |
| f <sub>W(RESET_N)</sub>                           | external RESET_N pulse width                                                                       |               | <sup>[2]</sup> 10 | -                | -        | ms       |
| External clock                                    |                                                                                                    |               |                   |                  |          |          |
| 4                                                 | external clock frequency                                                                           |               | <u>[3]</u> 1      | 13               | 20       | MHz      |
| lext                                              | oxionnal oloon noquonoy                                                                            |               |                   |                  |          |          |
| Port pins                                         |                                                                                                    |               |                   |                  |          |          |
| Port pins<br>t <sub>r</sub>                       | rise time                                                                                          |               | -                 | 5                | -        | ns       |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] After supply voltages are stable

Supplied by an external crystal. [3]

#### **11.2 Static Memory Controller**

#### Table 9. Dynamic characteristics: static external memory interface

|                       |                                                                                               |                 | DRAR DRAR                                         |             | ORAN    |
|-----------------------|-----------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------|-------------|---------|
| NXP Se                | miconductors                                                                                  |                 | to, La                                            | <b>Y</b> U3 | 52X(    |
|                       | 16/32-bit                                                                                     | ARM926-EJS      | microcontroller with external me                  | mory i      | nterfac |
|                       |                                                                                               |                 | RAK                                               | 2           | k, T    |
|                       | 11.2 Static Memory Co                                                                         | ntroller        |                                                   | Op          | Op      |
| Table 0               |                                                                                               |                 |                                                   | AV.         | A.      |
| $C_{l} = 25  pF$      | Dynamic characteristics: static exter<br>$T_{amb} = 20 \ ^{\circ}C, \ V_{DD(FMC)} = 1.8 \ V.$ | nal memory in   | errace                                            |             | P.A.    |
| Symbol                | Parameter                                                                                     | Notes Min       | Тур                                               | Мах         | Unit    |
| Common                | to read and write cycles                                                                      |                 |                                                   |             |         |
| T <sub>CLCL</sub>     | clock cycle time                                                                              | [3] _           | 9.6                                               | -           | ns      |
| t <sub>CSLAV</sub>    | CS LOW to address valid time                                                                  | -               | 0                                                 | -           | ns      |
| Read cycl             | le parameters                                                                                 |                 |                                                   |             |         |
| t <sub>OELAV</sub>    | OE LOW to address valid time                                                                  | [4]             | $0 - WAITOEN \times T_{CLCL}$                     | -           | ns      |
| t <sub>BLSLAV</sub>   | BLS LOW to address valid time                                                                 | <u>[4]</u> _    | $0 - WAITOEN \times T_{CLCL}$                     | -           | ns      |
| t <sub>CSLOEL</sub>   | $\overline{\text{CS}}$ LOW to $\overline{\text{OE}}$ LOW time                                 | -               | $0 + WAITOEN \times T_{CLCL}$                     | -           | ns      |
| t <sub>CSLBLSL</sub>  | CS LOW to BLS LOW time                                                                        | <u>[4]</u> _    | $0 + WAITOEN \times T_{CLCL}$                     | -           | ns      |
| t <sub>OELOEH</sub>   | OE LOW to OE HIGH time                                                                        | [4][5]          | (WAITRD – WAITOEN + 1) $\times$ T <sub>CLCL</sub> | -           | ns      |
| t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time                                                                      | [4][5]          | (WAITRD – WAITOEN + 1) $\times$ T <sub>CLCL</sub> | -           | ns      |
| $t_{su(DQ)}$          | data input/output set-up time                                                                 | <u>[8]</u> _    | <tbd></tbd>                                       | -           | ns      |
| $t_{h(DQ)}$           | data input/output hold time                                                                   | <u>[8]</u> _    | 0                                                 | -           | ns      |
| t <sub>CSHOEH</sub>   | $\overline{\text{CS}}$ HIGH to $\overline{\text{OE}}$ HIGH time                               | -               | 0                                                 | -           | ns      |
| t <sub>CSHBLSH</sub>  | $\overline{\text{CS}}$ HIGH to $\overline{\text{BLS}}$ HIGH time                              | -               | 0                                                 | -           | ns      |
| t <sub>OEHANV</sub>   | OE HIGH to address invalid time                                                               | -               | $1 \times T_{CLCL}$                               | -           | ns      |
| t <sub>BLSHANV</sub>  | BLS HIGH to address invalid time                                                              | -               | $1 \times T_{CLCL}$                               | -           | ns      |
| Write cyc             | le parameters                                                                                 |                 |                                                   |             |         |
| t <sub>CSLDV</sub>    | CS LOW to data valid time                                                                     | -               | 0                                                 | -           | ns      |
| t <sub>CSLWEL</sub>   | CS LOW to WE LOW time                                                                         | <u>[6]</u> _    | (WAITWEN + 1) $\times$ T <sub>CLCL</sub>          | -           | ns      |
| t <sub>CSLBLSL</sub>  | CS LOW to BLS LOW time                                                                        | <u>[6]</u> _    | (WAITWEN + 1) $\times$ T <sub>CLCL</sub>          | -           | ns      |
| t <sub>WELDV</sub>    | WE LOW to data valid time                                                                     | <u>[6]</u> _    | $0 - (WAITWEN + 1) \times T_{CLCL}$               | -           | ns      |
| t <sub>WELWEH</sub>   | WE LOW to WE HIGH time                                                                        | <u>[6][7]</u> _ | (WAITWR – WAITWEN + 1) $\times$ T <sub>CLCL</sub> | -           | ns      |
| t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time                                                                      | <u>[6][7]</u>   | (WAITWR – WAITWEN + 1) $\times$ T <sub>CLCL</sub> | -           | ns      |
| t <sub>WEHANV</sub>   | WE HIGH to address invalid time                                                               | -               | $1 \times T_{CLCL}$                               | -           | ns      |
| t <sub>WEHDNV</sub>   | WE HIGH to data invalid time                                                                  | -               | $1 \times T_{CLCL}$                               | -           | ns      |
| t <sub>BLSHANV</sub>  | BLS HIGH to address invalid time                                                              | -               | $1 \times T_{CLCL}$                               | -           | ns      |
| t <sub>BLSHDNV</sub>  | BLS HIGH to data invalid time                                                                 | -               | $1 \times T_{CLCL}$                               | -           | ns      |

[1]  $V_{OH} = V_{DD(EMC)} - 0.3$ ,  $V_{OL} = 0.3$  V.

[2]  $V_{IH} = 0.7 \times V_{DD(EMC)}, V_{IL} = 0.3 \times V_{DD(EMC)} V.$ 

[3]  $T_{CLCL} = 1/HCLK$ 

[4] Refer to the LPC32x0 user manual EMCStaticWaitOen0-3 register for the programming of WAITOEN value.

[5] Refer to the LPC32x0 user manual EMCStaticWaitRd0-3 register for the programming of WAITRD value.

[6] Refer to the LPC32x0 user manual EMCStaticWaitWen0-3 register for the programming of WAITWEN value.

- [7] Refer to the LPC32x0 user manual EMCStaticWaitWr0-3 register for the programming of WAITWR value.
- Earliest of CS HIGH, OE HIGH, address change to data invalid. [8]

or typ



Fig 5. External memory read access



DRAR D

#### 11.3 SDR DRAM Controller

#### Table 10. EMC SDR SDRAM memory interface dynamic characteristics

|                                            |                                                                 |                                      |          |                             |                     | <u>~~~~</u> ? |
|--------------------------------------------|-----------------------------------------------------------------|--------------------------------------|----------|-----------------------------|---------------------|---------------|
|                                            | 16/3                                                            | 32-bit ARM                           | 1926-EJ  | S microcontroller with exte | rnal memory         | interface     |
|                                            |                                                                 |                                      |          |                             | PAN                 | AN PAN        |
|                                            | 11.3 SDR DRAM Co                                                | ontroller                            |          |                             | Op.                 | Op 1          |
|                                            |                                                                 |                                      |          |                             | . 9)                | X YX          |
| <b>Table 10.</b><br>T <sub>a</sub> = -40 ° | EMC SDR SDRAM memory inte<br>C to +85 °C, unless otherwise spec | erface dyna<br>cified. <u>[1][3]</u> | mic char | acteristics                 |                     | OR O          |
| Symbol                                     | Parameter                                                       |                                      | Min      | Typical <sup>[2]</sup>      | Max                 | Unit          |
| f <sub>oper</sub>                          | operating frequency                                             | <u>[4]</u>                           |          | 104                         | 133                 | MHz 🦘         |
| T <sub>CLCL</sub>                          | clock cycle time                                                |                                      | -        | 9.6                         | -                   | ns            |
| t <sub>CLCX</sub>                          | clock LOW time                                                  |                                      | -        | 4.8                         | -                   | ns            |
| t <sub>CHCX</sub>                          | clock HIGH time                                                 |                                      | -        | 4.8                         | -                   | ns            |
| t <sub>d(CTRL)</sub>                       | control valid delay time                                        | <u>[5][6]</u>                        | -        | (CMD_DLY x 0.25) + 2.7      |                     | ns            |
| t <sub>h(CTRL)</sub>                       | control hold time                                               | <u>[5][6]</u>                        |          | (CMD_DLY x 0.25) + 1.2      | -                   | ns            |
| t <sub>d(AV)</sub>                         | address valid delay time                                        | <u>[6]</u>                           | -        | (CMD_DLY x 0.25) + 3.2      |                     | ns            |
| t <sub>h(A)</sub>                          | address hold time                                               | <u>[6]</u>                           |          | (CMD_DLY x 0.25) + 1.2      | -                   | ns            |
| t <sub>d(QV)</sub>                         | data output valid delay time                                    | <u>[6]</u>                           | -        | (CMD_DLY x 0.25) + 3.5      |                     | ns            |
| t <sub>h(Q)</sub>                          | data output hold time                                           | <u>[6]</u>                           |          | (CMD_DLY x 0.25) + 1.2      | -                   | ns            |
| t <sub>su(D)</sub>                         | data input set-up time                                          |                                      | -        | 0.6                         | -                   | ns            |
| t <sub>h(D)</sub>                          | data input hold time                                            |                                      | -        | 0.9                         | -                   | ns            |
| t <sub>QZ</sub>                            | data output high-impedance time                                 |                                      |          |                             | <t<sub>CLCL</t<sub> | ns            |
|                                            |                                                                 |                                      |          |                             |                     |               |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical values valid for EMC pads set to high slew rate, VDD\_EMC = 1.8 V. VDD\_CORE = 1.2 V or low slew rate, VDD\_EMC = 3.3 V. VDD CORE = 1.2 V

All min or max values valid for EMC pads set to high slew rate, VDD\_EMC = 1.8 ± 0.18 V. VDD\_CORE = 1.2 ± 0.12 V or low slew rate, [3]  $VDD_EMC = 3.3 \pm 0.3 V. VDD_CORE = 1.2 \pm 0.12 V.$ 

[4]  $f_{oper} = 1/T_{CLCL}$ 

- [5] Applies to signals: DQM, CSN, RASN, CASN, WEN, CKE.
- [6] CMD\_DLY = COMMAND\_DELAY bitfield in SDRAMCLK\_CTRL[18:14] register, see External memory controller (EMC) chapter in LPC32x0 User manual.



#### 11.4 DDR SDRAM Controller

#### Table 11. EMC DDR SDRAM memory interface dynamic characteristics<sup>[1]</sup>

| NXP S                                     | emiconductors                                                                                                    |                           | DRAFTO                    | LPC32x0                |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|------------------------|
|                                           | 16/32-bit ARI                                                                                                    | M926-EJS                  | microcontroller with exte | ernal memory interface |
| <b>Table 11.</b><br>C <sub>L</sub> = 25 p | <b>EMC DDR SDRAM CONTROL</b><br><i>EMC DDR SDRAM memory interface dyna</i><br><i>F; T<sub>amb</sub> = 40 °C.</i> | e <b>r</b><br>amic charac | teristics[1]              | RAFT DRAFT             |
| Symbol                                    | Parameter                                                                                                        | Notes                     | Min Typical               | Max Unit               |
| -                                         | Operating frequency                                                                                              |                           | 104                       | MHz                    |
| t <sub>CK</sub>                           | Clock cycle time                                                                                                 |                           | 9.6                       | ns                     |
| t <sub>CH</sub>                           | Clock high level width                                                                                           |                           | 0.5                       | tCK                    |
| t <sub>CL</sub>                           | Clock low level width                                                                                            |                           | 0.5                       | tCK                    |
| t <sub>d(CV)</sub>                        | control valid delay time                                                                                         | [2]                       | (CMD_DLY x 0.25) +        | +1.5 ns                |
| t <sub>h(C)</sub>                         | control hold time                                                                                                | [2]                       | (CMD_DLY x 0.25) -        | 1.5 ns                 |
| t <sub>d(AV)</sub>                        | address valid delay time                                                                                         | [2]                       | (CMD_DLY x 0.25) +        | +1.5 ns                |
| t <sub>h(A)</sub>                         | address hold time                                                                                                | [2]                       | (CMD_DLY x 0.25) -        | 1.5 ns                 |
| t <sub>DS</sub>                           | DQ & DM output setup time to DQS out                                                                             |                           | 0.275                     | tCK                    |
| t <sub>DH</sub>                           | DQ & DM output hold time to DQS out                                                                              |                           | 0.225                     | tCK                    |
| t <sub>DQSH</sub>                         | Write DQS output high width                                                                                      |                           | 0.5                       | tCK                    |
| t <sub>DQSL</sub>                         | Write DQS output low width                                                                                       |                           | 0.5                       | tCK                    |
| t <sub>DQSS</sub>                         | Write cmd to 1st DQS out latching transition                                                                     |                           | tCK + (CMD_DLY x          | 0.25) tCK              |
| t <sub>DSS</sub>                          | DQS in falling edge to CK setup time                                                                             |                           | .5                        | tCK                    |
| t <sub>DSH</sub>                          | DQS in falling edge hold time from CK                                                                            |                           | .5                        | tCK                    |
| t <sub>DQSD</sub>                         | DQS_in to DQS_DELAY                                                                                              | <u>[3]</u>                | DQS_DELAY                 | ns                     |
| t <sub>su(D)</sub>                        | data input set-up time                                                                                           |                           | 0.3                       | ns                     |
| t <sub>h(D)</sub>                         | data input hold time                                                                                             |                           | 0.5                       | ns                     |

[1] All values valid for EMC pads set to high slew rate at 1.8V .

[2] CMD\_DLY = COMMAND\_DELAY bitfield in SDRAMCLK\_CTRL[18:14] register, see External memory controller (EMC) chapter in LPC32x0 User manual.

DQS\_DELAY, see LPC32x0 user manual, External Memory Controller Chapter, Section 8 DDR DQS delay calibration for details on [3] configuring this value.

#### **NXP Semiconductors**

16/32-bit ARM926-EJS microcontroller with external memory interface

DRAFTOS

or the







# DRAFT DI

#### 11.5 USB Controller

#### Table 12. Dynamic characteristics USB digital I/O pins

| $V_{DD(IO)} = 3.3$ | V; T <sub>amb</sub> = | = –40 °C to +85 | °C, unless | otherwise | specified.[1] |
|--------------------|-----------------------|-----------------|------------|-----------|---------------|
|--------------------|-----------------------|-----------------|------------|-----------|---------------|

| NXP Ser                            | niconductors                                                                               |                                                      | P       | A DR     | LPC     | 32x(     |          |
|------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|---------|----------|---------|----------|----------|
|                                    |                                                                                            | 16/32-bit ARM926-EJS microcontroll                   | er with | external | memory  | interfac | e        |
|                                    | 11.5 USB Contro                                                                            | oller                                                |         |          | NAT DRA | NAT DRA  | NAT OPAA |
| <b>Table 12.</b> $V_{DD(IO)} = 3.$ | <b>Dynamic characteristics US</b><br>3 V; $T_{amb} = -40 \ ^{\circ}C$ to +85 $^{\circ}C$ , | B digital I/O pins<br>unless otherwise specified.[1] |         |          |         | DRAK     | DRAK     |
| Symbol                             | Parameter                                                                                  | Conditions                                           | Min     | Тур      | Max     | Unit     | , 6      |
| t <sub>TIO</sub>                   | bus turnaround time (I/O)                                                                  | OE_N/INT_N to DAT/VP and SE0/VM                      | -       | 7        | -       | ns       | "Ar      |
| t <sub>TOI</sub>                   | bus turnaround time (O/I)                                                                  | OE_N/INT_N to DAT/VP and SE0/VM                      | -       | 0        | -       | ns       | 00       |

[1] Parameters are valid over operating temperature range unless otherwise specified.



#### 11.6 Secure Digital (SD) card interface

#### Table 13. Dynamic characteristics: SD card pin interface

 $T_{amb} = -40$  °C to +85 °C for industrial applications;  $V_{DD(1V8)}$  over specified ranges.<sup>[1]</sup>

|                                                               | emiconductors                                                                  |                                                                                                                       | OPACT O  | ORA L           | PC3     | 32x(           |
|---------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------|-----------------|---------|----------------|
|                                                               |                                                                                | 16/32-bit ARM926-EJS microcontroller                                                                                  | with ext | ernal me        | emory i | nterfac        |
|                                                               | 11.6 Secure Dig                                                                | jital (SD) card interface                                                                                             |          | RA              | T-DRAC  | AT DRAK        |
| Table 13.<br>$T_{amb} = -4$                                   | 40 °C to +85 °C for industrial ap                                              | bplications; $V_{DD(1V8)}$ over specified ranges. <sup>[1]</sup>                                                      |          | - [2]           |         | OP AN          |
| Symbol                                                        | Parameter                                                                      | Conditions                                                                                                            | Min      | Typ             | Мах     | Unit           |
| T <sub>cy(clk)</sub>                                          | clock cycle time                                                               | on pin MS_SCLK; Data Transfer Mode                                                                                    | -        | -               | 25      | MHz            |
|                                                               |                                                                                | on pin MS_SCLK; Identification Mode                                                                                   | -        | -               | 400     | kHz            |
|                                                               |                                                                                |                                                                                                                       |          |                 |         |                |
| t <sub>su(D)</sub>                                            | data input set-up time                                                         | on pins MS_BS, MS_DIO[3:0] as inputs                                                                                  |          | 2.7             |         | ns             |
| t <sub>su(D)</sub><br>t <sub>h(D)</sub>                       | data input set-up time<br>data input hold time                                 | on pins MS_BS, MS_DIO[3:0] as inputs<br>on pins MS_BS, MS_DIO[3:0] as inputs                                          |          | 2.7<br>0        |         | ns<br>ns       |
| t <sub>su(D)</sub><br>t <sub>h(D)</sub><br>t <sub>d(QV)</sub> | data input set-up time<br>data input hold time<br>data output valid delay time | on pins MS_BS, MS_DIO[3:0] as inputs<br>on pins MS_BS, MS_DIO[3:0] as inputs<br>on pins MS_BS, MS_DIO[3:0] as outputs |          | 2.7<br>0<br>9.7 |         | ns<br>ns<br>ns |

[1] Parameters are valid over operating temperature range unless otherwise specified.

Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. [2]



DRAFT D

#### 11.7 MLC NAND flash memory controller

#### Table 14. Dynamic characteristics of MLC NAND Flash Memory contoller

| nuuctor              | 3                                                        |               |                                                           |           |
|----------------------|----------------------------------------------------------|---------------|-----------------------------------------------------------|-----------|
|                      | 16/32-bit ARM926-E、                                      | JS micro      | controller with external memory i                         | interface |
| 1.7 ML               | .C NAND flash memory co                                  | ontrolle      | er Cra                                                    | "TORAN    |
| mic charac           | cteristics of MLC NAND Flash Mem                         | nory cont     | oller                                                     | ORAN OR   |
| Symbol               | Parameter<br>(from NAND Flash controller<br>perspective) |               | Typical                                                   | Unit      |
| t <sub>d(CERE)</sub> | CE# to RE# time                                          | <u>[1][8]</u> | T <sub>HCLK</sub> x CEA <sub>D</sub>                      | ns        |
| t <sub>RC</sub>      | RE# cycle time                                           | [1][4][5]     | $T_{HCLK} x (R_L + 1) + T_{HCLK} x (R_H - R_L)$           | ns        |
| t <sub>REH</sub>     | RE# high time                                            | [1][4][5]     | T <sub>HCLK</sub> x (R <sub>H</sub> - R <sub>L</sub> )    | ns        |
| t <sub>RHZ</sub>     | RE# high to output hi-Z                                  | [1][4][6]     | $T_{HCLK} x (R_H - R_L) + T_{HCLK} x (R_{HZ})$            | ns        |
| t <sub>RP</sub>      | RE# pulse width                                          | <u>[1][4]</u> | T <sub>HCLK</sub> x (R <sub>L</sub> + 1)                  | ns        |
| t <sub>RB</sub>      | RE# high to R/B#                                         | <u>[1][7]</u> | Т <sub>НСLК</sub> х (В <sub>D</sub> )                     | ns        |
| t <sub>WB</sub>      | WE# high to R/B# low                                     | <u>[1][7]</u> | T <sub>HCLK</sub> x (B <sub>D</sub> )                     | ns        |
| t <sub>WC</sub>      | WE# cycle time                                           | [1][2][3]     | $T_{HCLK} \times (W_L + 1) + T_{HCLK} \times (W_H - W_L)$ | ns        |
| t <sub>WH</sub>      | WE# high time                                            | [1][2][3]     | T <sub>HCLK</sub> x (W <sub>H</sub> - W <sub>L</sub> )    | ns        |
| t <sub>WP</sub>      | WE# pulse width                                          | [1][2]        | T <sub>HCLK</sub> x (W <sub>L</sub> + 1 )                 | ns        |
|                      |                                                          |               |                                                           |           |

[1] T<sub>HCLK</sub> = 1/HCLK

[2]  $W_L$  = bitfield WR\_LOW[3:0] in register MLC\_TIME\_REG[3:0]

[3] W<sub>H</sub> = bitfield WR\_HIGH[3:0] in register MLC\_TIME\_REG[7:4] f

[4] R<sub>L</sub> = bitfield RD\_LOW[3:0] in register MLC\_TIME\_REG[11:8]

[5] R<sub>H</sub> = bitfield RD\_HIGH [3:0] in register MLC\_TIME\_REG[15:12]

[6] R<sub>HZ</sub> = bitfield NAND\_TA[2:0] in register MLC\_TIME\_REG[18:16]

[7] B<sub>D</sub> = bitfield BUSY\_DELAY[4:0] in register MLC\_TIME\_REG[23:19]

[8] CEA<sub>D</sub> = bitfield TCEA\_DELAY[1:0] in register MLC\_TIME\_REG[25:24]



DRAR D



#### 11.8 Single-Level NAND Flash Memory Controller

#### Table 15. Dynamic characteristics of SLC NAND Flash Memory pins

| Symbol            | Parameter<br>(from NAND Flash<br>perspective)   |                  | Typical<br>Reads                      | Typical<br>Writes                     | Unit |
|-------------------|-------------------------------------------------|------------------|---------------------------------------|---------------------------------------|------|
| t <sub>ALS</sub>  | ALE setup time                                  | [1][2][4][6]     | (T <sub>HCLK</sub> x (Rsu + Rw))      | (T <sub>HCLK</sub> x (Wsu + Ww))      | ns   |
| t <sub>ALH</sub>  | ALE hold time                                   | <u>[1][7]</u>    | (T <sub>HCLK</sub> x (Rh))            | (T <sub>HCLK</sub> x (Wh))            | ns   |
| t <sub>AR</sub>   | ALE to RE# delay                                | [1][2][6]        | (T <sub>HCLK</sub> x (Rsu))           | (T <sub>HCLK</sub> x (Wsu))           | ns   |
| t <sub>CEA</sub>  | CE# access time                                 | [1][2][4][6][8]  | (T <sub>HCLK</sub> x (Rsu + Rw))      | (T <sub>HCLK</sub> x (Wsu + Ww))      | ns   |
| t <sub>CS</sub>   | CE# setup time                                  | [1][2][4][6][8]  | (T <sub>HCLK</sub> x (Rsu + Rw))      | (T <sub>HCLK</sub> x (Wsu + Ww))      | ns   |
| t <sub>CH</sub>   | CE# hold time                                   | <u>[1][3]</u>    | (T <sub>HCLK</sub> x (Rh))            | (T <sub>HCLK</sub> x (Wh))            | ns   |
| t <sub>CLS</sub>  | CLE setup time                                  | [1][2][4][6][8]  | (T <sub>HCLK</sub> x (Rsu + Rw))      | (T <sub>HCLK</sub> x (Wsu + Ww))      | ns   |
| t <sub>CLH</sub>  | CLE hold time                                   | <u>[1][3]</u>    | (T <sub>HCLK</sub> x (Rh))            | (T <sub>HCLK</sub> x (Wh))            | ns   |
| t <sub>CLR</sub>  | CLE to RE# delay                                | [1][2][6]        | (T <sub>HCLK</sub> x (Rsu))           | (T <sub>HCLK</sub> x (Wsu))           | ns   |
| t <sub>DH</sub>   | Data hold time<br>(output from MCU)             | <u>[1][3][7]</u> | (T <sub>HCLK</sub> x (Rh))            | (T <sub>HCLK</sub> x (Wh))            | ns   |
| t <sub>DS</sub>   | Data setup time<br>(output from MCU)            | [1][2][4][6][8]  | (T <sub>HCLK</sub> x (Rsu + Rw))      | (T <sub>HCLK</sub> x (Wsu + Ww))      | ns   |
| t <sub>IR</sub>   | Output hi-Z to RE# low                          | [1][2][6]        | (T <sub>HCLK</sub> x (Rsu))           | (T <sub>HCLK</sub> x (Wsu))           | ns   |
| t <sub>RC</sub>   | RE# cycle time                                  | [1][2]           | (T <sub>HCLK</sub> x (Rsu + Rw + Rh)) |                                       | ns   |
| t <sub>REA</sub>  | RE# access time                                 | <u>[1][4]</u>    | (T <sub>HCLK</sub> x (Rw))            |                                       | ns   |
| t <sub>REH</sub>  | RE# high time                                   | [1][2][3]        | (T <sub>HCLK</sub> x (Rsu + Rh))      |                                       | ns   |
| t <sub>RHOH</sub> | RE# high to output hold<br>(input hold for MCU) |                  | 0                                     | 0                                     | ns   |
| t <sub>RHZ</sub>  | RE# high to output hi-Z                         | <u>[1]</u>       | (T <sub>HCLK</sub> x (Rh))            |                                       | ns   |
| t <sub>RP</sub>   | RE# pulse width                                 | <u>[1][4]</u>    | (T <sub>HCLK</sub> x (Rw))            |                                       | ns   |
| t <sub>RR</sub>   | Ready to RE# low                                | [1][2][3]        | (T <sub>HCLK</sub> x (Rsu))           |                                       | ns   |
| t <sub>WB</sub>   | WE# high to R/B# low                            | <u>[1][8]</u>    |                                       | (T <sub>HCLK</sub> x (Ww))            | ns   |
| t <sub>WC</sub>   | WE# cycle time                                  | [1][6][7][8]     |                                       | (T <sub>HCLK</sub> x (Wsu + Ww + Wh)) | ns   |
| t <sub>WH</sub>   | WE# high time                                   | [1][6][7]        |                                       | (T <sub>HCLK</sub> x (Wsu + Wh))      | ns   |

DRAFTOS

RANK P

#### Table 15. Dynamic characteristics of SLC NAND Flash Memory pins

|                  |                                               | 16/32-bit ARM926-EJS microc   | controller with external memory i | nterface  |
|------------------|-----------------------------------------------|-------------------------------|-----------------------------------|-----------|
| Table 15.        | Dynamic characteristics                       | of SLC NAND Flash Memory pins | T DRAK                            | DRAR DRAR |
| Symbol           | Parameter<br>(from NAND Flash<br>perspective) | Typical<br>Reads              | Typical<br>Writes                 | Unit ORAN |
| t <sub>WHR</sub> | WE# high to RE# low                           | [1][6][7]                     | (T <sub>HCLK</sub> x (Wsu + Wh))  | ns 🔨      |
| t <sub>WP</sub>  | WE# pulse width                               | [1][8]                        | (T <sub>HCLK</sub> x (Ww))        | ns        |
| t <sub>RB</sub>  | RE# high to R/B#                              | [1][8]                        | (T <sub>HCLK</sub> x (Ww))        | ns        |

[1]  $T_{HCLK} = 1/HCLK$ 

[2] Rsu = bitfield R\_SETUP[3:0] in register SLC\_TAC[3:0] for reads

Rh = bitfield R\_HOLD[3:0] in register SLC\_TAC[7:4] for reads [3]

Rw = bitfield R\_WIDTH[3:0] in register SLC\_TAC[11:8] for reads [4]

Rb = bitfield R\_RDY[3:0] in register SLC\_TAC[15:12] for reads [5]

Wsu = bitfield W\_SETUP[3:0] in register SLC\_TAC[19:16] for writes [6]

Wh = bitfield W\_HOLD[3:0] in register SLC\_TAC[23:20] for writes [7]

Ww = bitfield W\_WIDTH[3:0] in register SLC\_TAC[27:24] for writes [8]

Wb = bitfield W\_RDY[3:0] in register SLC\_TAC[31:28] for writes [9]



DRAFTOS

or the



DRART D



#### 11.9 SPI Controller

#### Table 16. Dynamic characteristics of SPI pins

|                     | iconductore                          |                           | ORAK      |                         | 221        |
|---------------------|--------------------------------------|---------------------------|-----------|-------------------------|------------|
| NXP Sem             | 16/32-bit ARM92                      | 26-EJS microcontroll      | er with e | xternal memory          | y interfac |
|                     | 11.9 SPI Controller                  |                           |           | (DR                     | DP-1       |
| Table 16. D         | Oynamic characteristics of SPI pins  |                           |           | 4                       | T DRA      |
| Symbol              | Parameter                            | Min                       | Тур       | Мах                     | Unit       |
| T <sub>SPICYC</sub> | SPI cycle time                       | [1] 2 x T <sub>HCLK</sub> |           | 256 x T <sub>HCLK</sub> | ns         |
| SPI1                |                                      |                           |           |                         |            |
| t <sub>SPIDSU</sub> | SPI data set-up time                 |                           | 6         |                         | ns         |
| t <sub>SPIDH</sub>  | SPI data hold time                   |                           | 0         |                         | ns         |
| t <sub>SPIDV</sub>  | SPI enable to output data valid time |                           | 2         |                         | ns         |
| t <sub>SPIOH</sub>  | SPI output data hold time            |                           | 0         |                         | ns         |
| SPI2                |                                      |                           |           |                         |            |
| t <sub>SPIDSU</sub> | SPI data set-up time                 |                           | 10        |                         | ns         |
| t <sub>SPIDH</sub>  | SPI data hold time                   |                           | 0         |                         | ns         |
| t <sub>SPIDV</sub>  | SPI enable to output data valid time |                           | 2         |                         | ns         |
| t <sub>SPIOH</sub>  | SPI output data hold time            |                           | 0         |                         | ns         |
|                     |                                      |                           |           |                         |            |

[1]  $T_{HCLK}$  = period time of SPI IP block input clock (HCLK)



#### **NXP Semiconductors**

LPC32x0 16/32-bit ARM926-EJS microcontroller with external memory interface



DRAFTO

#### 12. Package outline



#### Fig 20. Package outline SOT1048-1 (TFBGA296)

#### 13. Revision history

|                    |              | 6/32-bit ARM926-F.IS microcontroller with external memory interface |               |            |            |
|--------------------|--------------|---------------------------------------------------------------------|---------------|------------|------------|
|                    |              |                                                                     |               | DR.A.F.    | DRAND RAND |
| 13. Revision       | history      |                                                                     |               | 0          | DRA DRAN   |
| Table 17. Revisior | n history    |                                                                     |               |            | OR ORA     |
| Document ID        | Release date | Data sheet status                                                   | Change notice | Supersedes |            |
| LPC32x0_00         | <tbd></tbd>  | Preliminary data sheet                                              |               |            | PAR.       |
|                    |              |                                                                     |               |            | ORA        |

#### 14. Legal information

#### 14.1 Data sheet status

| NXP Semiconduc                               | tors                          | LPC32x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                              | 16/3                          | 82-bit ARM926-EJS microcontroller with external memory interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 14. Legal infor                              | mation                        | Contraction of the second seco |  |  |  |
| 14.1 Data sheet status                       |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Document status[1][2]                        | Product status <sup>[3]</sup> | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Objective [short] data sheet                 | Development                   | This document contains data from the objective specification for product development.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Preliminary [short] data sheet Qualification |                               | This document contains data from the preliminary specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Product [short] data sheet                   | Production                    | This document contains the product specification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |

Please consult the most recently issued document before initiating or completing a design. [1]

[2] The term 'short data sheet' is explained in section "Definitions".

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com

#### 14.2 Definitions

Draft - The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet - A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 14.3 **Disclaimers**

General - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

#### 15. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: salesaddresses@nxp.com

continued >>

### DRACT DA 16/32-bit ARM926-EJS microcontroller with external memory interface DRAFT DRA

#### 16. Contents

| 1       | General description 1                            |  |
|---------|--------------------------------------------------|--|
| 2       | Features 1                                       |  |
| 3       | Applications 3                                   |  |
| 3.1     | Application Type                                 |  |
| 4       | Ordering information                             |  |
| 4.1     | Ordering options 4                               |  |
| 5       | Block diagram                                    |  |
| 6       | Pinning information                              |  |
| 6.1     | Pinning 6                                        |  |
| 6.2     | Pin description                                  |  |
| 7       | Functional description                           |  |
| 7.1     | CPU and Subsystems                               |  |
| 7.1.1   | CPU                                              |  |
| 7.1.2   | Vector Floating Point (VFP) coprocessor 22       |  |
| 7.1.3   | Emulation and debugging 22                       |  |
|         | Embedded ICE                                     |  |
|         | Embedded Trace Buffer                            |  |
| 7.2     | AHB matrix                                       |  |
| 7.2.1   | APB bus 23                                       |  |
| 7.2.2   | FAB bus                                          |  |
| 7.3     | Physical Memory map                              |  |
| 7.4     |                                                  |  |
|         | On-Chip ROM                                      |  |
| 75      | External Memory Interfaces 26                    |  |
| 7.5.1   | NAND flash controllers                           |  |
|         | Multi-Level Cell (MLC) NAND flash controller26   |  |
|         | Single-Level Cell (SLC) NAND flash controller.26 |  |
| 7.5.2   | SD card controller                               |  |
|         | Features                                         |  |
| 7.5.3   | External Memory Controller 27                    |  |
| 7.6     | AHB Master Peripherals                           |  |
| 7.6.1   | General purpose DMA controller (GPDMA) 28        |  |
| 7.6.2   | Ethernet MAC                                     |  |
| 760     | LICE interface 20                                |  |
| 7.0.3   |                                                  |  |
| 7632    | USB HOST controller 30                           |  |
| 7.6.3.3 | USB OTG Controller                               |  |
| 7.6.4   | LCD Controller                                   |  |
|         | Features                                         |  |
| 7.7     | System Functions                                 |  |
| 7.7.1   | Interrupt controller 32                          |  |
| 7.7.2   | Watchdog timer 32                                |  |
|         | Features                                         |  |
| 7.7.3   | Millisecond timer                                |  |
|         | Features                                         |  |
|         |                                                  |  |

| JS mic  | LPC32x0<br>rocontroller with external memory interface                                           |
|---------|--------------------------------------------------------------------------------------------------|
|         | ORANT DRANT DRANT DR                                                                             |
| 7.7.4   | Clocking and Power Control Features 33<br>Clocking                                               |
|         | Crystal Oscillator         33           PLLs         33           Power Control Modes         34 |
|         | Reset 34 🥄                                                                                       |
| 7.8     | Communication Peripheral Interfaces 34                                                           |
| 7.8.1   | UARTs                                                                                            |
| 7.8.1.1 | Standard UARTs                                                                                   |
|         | Features                                                                                         |
| 7.8.1.2 | High-speed UARTs                                                                                 |
| 7.8.2   | SPI serial I/O controller                                                                        |
| 7.8.3   | SSP serial I/O Controller                                                                        |
| 7.8.4   | l <sup>2</sup> C-bus serial I/O controller                                                       |
| 7.8.5   | I2S Audio Controller                                                                             |
| 70      | Other Derinbergie                                                                                |
| 7.9.1   | General purpose parallel I/O                                                                     |
| 700     | Features                                                                                         |
| 7.9.2   |                                                                                                  |
| 700     | Teucheersen controller and 40 bit ADC 20                                                         |
| 7.9.3   |                                                                                                  |
| 7.9.4   | Real-Time Clock (RTC) and battery RAM 39                                                         |
| 705     | Features                                                                                         |
| 7.9.5   | 40                                                                                               |
| 700     | Features                                                                                         |
| 7.9.6   | High-speed timer                                                                                 |
| 707     | Pulse width medulators                                                                           |
| 1.9.1   | Features                                                                                         |
| 7.9.8   | Motor control pulse width modulator 41 Features41                                                |
| 8       | Basic architecture 42                                                                            |
| 9       | Limiting values 43                                                                               |
| 10      | Static characteristics                                                                           |
| 10 4    | Dewer Supply Sequencies 40                                                                       |
| 10.1    | Power Supply Sequencing                                                                          |
| 10.2    |                                                                                                  |
|         | Griaraciensiics                                                                                  |
| 11      | Dynamic characteristics                                                                          |
| 11.1    | Clocking and I/O Port pins                                                                       |
| 11.2    | Static Memory Controller                                                                         |

#### continued >>

| NXP  | Semiconductors                            |          | LPC32x0                                        |
|------|-------------------------------------------|----------|------------------------------------------------|
|      | 16/32-bit ARI                             | M926-EJS | microcontroller with external memory interface |
|      |                                           |          | RAN RAN RAN R                                  |
| 11.3 | SDR DRAM Controller                       | 54       |                                                |
| 11.4 | DDR SDRAM Controller                      | 55       | AN AN AN                                       |
| 11.5 | USB Controller                            | 57       |                                                |
| 11.6 | Secure Digital (SD) card interface        | 58       | PA PA                                          |
| 11.7 | MLC NAND flash memory controller          | 59       |                                                |
| 11.8 | Single-Level NAND Flash Memory Controller | 60       |                                                |
| 11.9 | SPI Controller                            | 64       |                                                |
| 12   | Package outline                           | 66       |                                                |
| 13   | Revision history                          | 67       | .4                                             |
| 14   | Legal information                         | 68       |                                                |
| 14.1 | Data sheet status                         | 68       |                                                |
| 14.2 | Definitions                               | 68       |                                                |
| 14.3 | Disclaimers                               | 68       |                                                |
| 14.4 | Trademarks                                | 68       |                                                |
| 15   | Contact information                       | 68       |                                                |
| 16   | Contents                                  | 69       |                                                |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2008.

All rights reserved.

PHILIPS

founded by

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 20 November 2008 Document identifier: LPC32x0\_00